Claims
- 1. A process for the fabrication of a semiconductor package, which comprises the following steps:1A) forming wiring on one side of a conductive temporary supporting member; 1B) mounting a semiconductor device on said conductive temporary supporting member on which said wiring has been formed, and then electrically connecting a terminal of said semiconductor device with said wiring; 1C) seating said semiconductor device with resin; 1D) removing said conductive temporary supporting member to expose said wiring; 1E) forming an insulating layer over said exposed wiring pattern at an area other than position where an external connection terminal is to be formed; and 1F) forming said external connection terminals on said wiring pattern at said positions where said insulating layer has not been formed.
- 2. A process for the fabrication of a semiconductor package, which comprises the following steps:2A) forming wiring on one side of a conductive temporary supporting member; 2B) forming an insulating supporting member over said one side of said conductive temporary supporting member, said one side carrying said wiring formed thereon; 2C) removing said conductive temporary supporting member to transfer said wiring pattern onto said insulating supporting member; 2D) removing said insulating supporting member at positions where an external connection terminal is to be formed for said wiring pattern, whereby a through-holes is formed for said external connection terminal; 2E) mounting a semiconductor device on said insulating supporting member on which said wiring has been transferred, and then electrically connecting a terminal of said semiconductor device with said wiring; 2F) sealing said semiconductor device with resin; and 2G) forming, in said through-hole for said external connecting terminal, said external connection terminal so that said external connection terminal is electrically connected to said wiring.
- 3. A process for the fabrication of semiconductor packages, which comprises the following steps:6A) forming plural sets of wiring on one side of a conductive temporary supporting member; 6B) cutting apart said conductive temporary substrate so that said plural sets of wiring formed on said conductive temporary supporting member are divided to include a predetermined number of wiring per unit, and then fixing on a frame said separated conductive temporary supporting member with said wiring formed thereon; 6C) mounting semiconductor devices on said conductive temporary substrates on which said wiring have been formed, and then electrically connecting terminals of said semiconductor devices with said wiring, respectively; 6D) sealing said semiconductor devices with resin; 6E) removing said conductive temporary substrate to expose said wiring; 6F) forming an insulating layer over said exposed wiring patterns at areas other than positions where external connection terminals are to be formed; 6G) forming said external connection terminals at said positions where said insulating layer for the wiring has not been formed; and 6H) separating the resultant assembly into individual semiconductor packages.
- 4. A process for the fabrication of a semiconductor device packaging frame, said frame being provided with plural semiconductor-device-mounting portions, portions connecting together said plural semiconductor-device-mounting portions, and a registration mark portion, which comprises the following steps:(a) forming wiring for said semiconductor-device-mounting portions on a conductive temporary substrate, (b) transferring said wiring onto a resin substrate, and (c) etching off said conductive temporary substrate; wherein upon etching off said conductive temporary substrate in step (c), said conductive temporary substrate partly remains to form some of said connecting portions.
Priority Claims (4)
Number |
Date |
Country |
Kind |
6-48760 |
Mar 1994 |
JP |
|
6-273469 |
Nov 1994 |
JP |
|
7-7683 |
Jan 1995 |
JP |
|
7-56202 |
Mar 1995 |
JP |
|
Parent Case Info
This is a divisional application of application Ser. No. 09/326,316 filed Jun. 7, 1999 which is in turn a continuation of application Ser. No. 08/716,362 filed Sep. 18, 1996 now U.S. Pat. No. 5,976,912.
US Referenced Citations (9)
Foreign Referenced Citations (8)
Number |
Date |
Country |
0 091 072 |
Oct 1983 |
EP |
0391790 |
Oct 1990 |
EP |
59-208756 |
Nov 1984 |
JP |
WO 9013991 |
Nov 1990 |
JP |
3-94459 |
Apr 1991 |
JP |
3-94459 |
Apr 1991 |
JP |
5-129473 |
May 1993 |
JP |
WO 9221150 |
Nov 1992 |
WO |
Non-Patent Literature Citations (5)
Entry |
Tummala et al., Microelectronics Packaging Handbook, Semiconductor Packaging, 1997, Chapman and Hall, Second Edition, II-242.* |
Matsuo et al., “Smallest Flip-Chip-Like Package ‘Chip Scale Package (CSPL’”, The Second VL Packaging Workshop of Japan, 1994. |
Nikkei Materials & Technology 94.4 (No. 140). |
Matsuo et al., “Smallest Flip-Chip-Like Package ‘Chip Scale Package (CSP)’”, The Second VLS Packaging Workshop of Japan, 1994. |
Nikkei Materials & Technology 94.4 (No. 140). |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/716362 |
Sep 1996 |
US |
Child |
09/326316 |
|
US |