1. Field of the Invention
The present invention relates to a super-thin printed wiring board which can be preferably used in an SSD or the like to mount multiple flash memories, and to a method for manufacturing such a printed wiring board.
2. Discussion of the Background
Japanese Laid-Open Patent Publication 2006-19433 describes a manufacturing method which aims to provide a thin-type wiring board, for example. In the manufacturing method, an insulation layer is formed on a silicon substrate, and a via conductor is formed in the insulation layer. After that, a wiring layer is formed on the via conductor, and a semiconductor element is mounted on the wiring layer and encapsulated with resin. Then, a wiring board is obtained by removing the silicon substrate. The contents of this publication are incorporated herein by reference in their entirety.
According to one aspect of the present invention, a printed wiring board includes an interlayer resin insulation layer having a penetrating hole for a via conductor, a conductive circuit formed on one surface of the interlayer resin insulation layer, a via conductor formed in the penetrating hole and having a protruding portion protruding from the other surface of the interlayer resin insulation layer, and a surface-treatment coating formed on the surface of the protruding portion of the via conductor. The via conductor is connected to the conductive circuit and has a first conductive layer formed on the side wall of the penetrating hole and a plated layer filling the penetrating hole.
According to another aspect of the present invention, a method for manufacturing a printed wiring board includes forming a removable layer on a support substrate, forming an interlayer resin insulation layer on the removable layer, forming a penetrating hole in the interlayer resin insulation layer, forming a first conductive layer on the interlayer resin insulation layer and on a side wall of the penetrating hole, forming a conductive circuit on the interlayer resin insulation layer, forming a via conductor in the penetrating hole, removing the support substrate from the interlayer resin insulation layer by using the removable layer, forming a protruding portion of the via conductor protruding from a surface of the interlayer resin insulation layer, and forming a surface-treatment coating on a surface of the protruding portion of the via conductor.
A more complete appreciation of the invention and many of the attendant advantages thereof will be readily obtained as the same becomes better understood by reference to the following detailed description when considered in connection with the accompanying drawings, wherein:
The embodiments will now be described with reference to the accompanying drawings, wherein like reference numerals designate corresponding or identical elements throughout the various drawings.
A printed wiring board according to the first embodiment of the present invention and a method for manufacturing such a printed wiring board are described with reference to
Printed wiring board 10 has a double-layer structure of first interlayer resin insulation layer 40 and second interlayer resin insulation layer 60. In opening 42 formed in first interlayer resin insulation layer 40, via conductor 50 is formed. On first interlayer resin insulation layer, conductive circuit 52 and via land 51 are formed. Opening 62 is formed in second interlayer resin insulation layer 60, and surface-treatment coating 70 is formed in opening 62. Printed wiring board 10 and memory laminate 100 are connected by wire 106 spanning between surface-treatment coating 70 of printed wiring board 10 and pad 102 of memory laminate 100. On the lower-surface side (first-surface side) of via conductor 50, surface-treatment coating 80 for external connection is formed to have a structure that enables wire bonding. Memory laminate 100 is encapsulated with molding resin 120.
On the side wall of opening 42 in first interlayer resin insulation layer 40, TiN-sputtered film (44a) (first conductive layer), Ti-sputtered film (44b) (first conductive layer) and Cu-sputtered film (44c) (second conductive layer) are formed in that order. Namely, via conductor 50 is formed with TiN-sputtered film (44a), Ti-sputtered film (44b), Cu-sputtered film (44c) and electrolytic copper-plated film 48 formed on the inner side of Cu-sputtered film (44c). TiN-sputtered film (44a) and Ti-sputtered film (44b) are removed from the bottom-surface side (first-surface side) of via conductor 50, and surface-treatment coating 80 is formed on the surface of Cu-sputtered film (44c). Surface-treatment coating 80 is formed with Ni film 82 formed on the first surface of via conductor 50, Pd film 84 on Ni film 82 and Au film 86 on Pd film 84.
The film thickness of each layer is shown in
As described above, Ti-sputtered film (44b) and TiN-sputtered film (44a) are removed from the bottom-surface side of via conductor 50, and the surface of Cu-sputtered film (44c) protrudes by distance (d) (50 μm) from the second surface of first interlayer resin insulation layer 40 (see
In a printed wiring board according to the first embodiment, since the bottom surface of via conductor 50 protrudes by (d) (50 μm) from the bottom surface of first interlayer resin insulation layer 40, an anchoring effect is achieved with surface-treatment coating 80 formed on via conductor 50, and adhesiveness is improved between via conductor 50 and surface-treatment coating 80.
Here, when the base (the first-surface side of via conductor 50) for forming surface-treatment coating 80 is a sputtered film, such a film will show barrier functions because of its fine crystallization and suppress copper ions forming the via conductor from being diffused into surface-treatment coating 80. Thus, the adhesive strength of surface-treatment coating 80 is ensured. However, even if surface-treatment coating 80 formed by electrolytic plating is made from the same metal as the sputtered film (Cu-sputtered film (44c)), their crystallization structures are different. In addition, since a sputtered film (Cu-sputtered film (44c)) has a flat surface compared with a plated film, surface-treatment coating 80 may possibly be removed from via conductor 50, for example, at the time of wire bonding or when heat is generated in the module. Therefore, in the present embodiment, the first-surface side of via conductor 50 is made to protrude from the second surface of first interlayer resin insulation layer 40. Therefore, even if the base (the first-surface side of via conductor 50) for forming surface-treatment coating 80 is a sputtered film, adhesiveness is ensured between via conductor 50 and surface-treatment coating 80.
In the following, a method is described for manufacturing a printed wiring board according to the first embodiment.
First, on support substrate 30 shown in
Using a photolithographic technique, via opening 42 with an approximate diameter of 200 μm is formed at a predetermined spot (
By applying a commercially available resist on interlayer resin insulation layer 40 coated with shield layer 44, then by conducting exposure and development, plating resist 46 with a predetermined pattern is formed (
On first interlayer resin insulation layer 40 with conductive circuit 52, 4 μm-thick interlayer resin insulation layer (brand name: WPR, made by JSR Corp.) 60 is laminated (
On interlayer resin insulation layer 60, memory laminate 100 made by laminating memories (100A, 100B, 100C) is mounted by means of adhesive layer 110, and pad 102 of memory laminate 100 and surface-treatment coating 70 (via conductor 50) are connected using wire 106 (
Interlayer resin insulation layer 60 and memory laminate 100 are encapsulated by molding resin 120 (
Then, the surface of first interlayer resin insulation layer 40 is polished by sandblasting to reduce the thickness by (d) (50 μm) (
Then, after forming Ni film 82 by electroless plating on Cu-sputtered film (44c) on the bottom of via conductor 50, Pb film 84 and Au film 86 are formed in that order by electroless plating, and surface-treatment coating 80 is formed (
A semiconductor apparatus manufactured as above is mounted on a motherboard by means of wires or solder bumps. Here, a multiple number of such semiconductor apparatuses may be laminated and then mounted on a motherboard. In doing so, for example, when mounting 16-tiered memories on a motherboard, it becomes feasible to use only good semiconductor apparatuses obtained by mounting 4-tiered memories on a printed wiring board as above, and productivity will increase.
A printed wiring board according to the second embodiment of the present invention and a method for manufacturing such a printed wiring board are described with reference to
In a printed wiring board of the second embodiment, since the bottom surface of via conductor 50 protrudes by 50 μm (d2) from the second surface of first interlayer resin insulation layer 40, an anchoring effect is achieved with surface-treatment coating 80 formed on via conductor 50, and adhesiveness is improved between via conductor 50 and surface-treatment coating 80.
In the following, a method for manufacturing a printed wiring board of the second embodiment is described.
As described above by referring to
In the following, a printed wiring board is formed the same as in the first embodiment described above by referring to
The surface of first interlayer resin insulation layer 40 is polished by sandblasting to reduce the thickness by (d2) (50 μm) (
Then, Ni film 82 is formed by sputtering on Cu-sputtered film (44c) on the bottom portion of via conductor 50. After that, by coating Pb film 84 and Au film 86 through electroless plating, surface-treatment coating 80 is formed, which is made up of Ni film 82, Pb film 84 and Au film 86 (
A method for manufacturing a printed wiring board according to the third embodiment is described with reference to
In the first embodiment, after removing the thermoplastic resin, etching was conducted to remove Ti-sputtered film (44b) and TiN-sputtered film (44a) exposed through opening 42 in interlayer resin insulation layer 40. Then, the surface of first interlayer resin insulation layer 40 was polished by sandblasting. By contrast, in the third embodiment, after removing the thermoplastic resin as shown in
Then, after Ni film 82 is formed by electroless plating on Cu-sputtered film (44c) on the bottom portion of via conductor 50, Pb film 84 and Au film 86 are formed in that order by electroless plating, and surface-treatment coating 80 is formed (
In the third embodiment, as shown in
In the fourth embodiment, electroless copper-plated film is used as the first conductive layer. Namely, via conductor 50 is made up of electroless copper-plated film formed on the side wall of interlayer resin insulation layer 40, and of electrolytic plated film filled in opening 42. Here, when removing electroless copper-plated film on the bottom side (first-surface side) of a via conductor, for example, spraying an etchant is thought to be an option. However, the removal method is not limited specifically. In the present embodiment, the same functions and effects may be achieved as in the first embodiment.
In the fifth embodiment, a non-photosensitive interlayer resin insulation layer is used. In such a case, a via conductor opening is formed by a laser. During that time, it is preferred to form an opening up to the middle of a removal layer positioned under the interlayer resin insulation layer. In doing so, when a support substrate is removed after a wiring layer is formed by forming a via conductor inside the opening, the first surface of the via conductor will protrude from the second surface of the interlayer resin insulation layer, the same as in the first embodiment. In the fifth embodiment, the same effects may also be achieved as in the above first embodiment.
In a printed wiring board having a surface-treatment coating formed on the surface of the via conductor exposed through the penetrating hole, a via conductor is formed with a surface protruding from one surface of an interlayer resin insulation layer, an anchoring effect is achieved with a surface-treatment coating formed on the surface of the via conductor, and adhesiveness is improved between the via conductor and the surface-treatment coating. The via conductor may be made of a first conductive layer formed on a side wall of the penetrating hole and of a plated layer filling the penetrating hole.
Obviously, numerous modifications and variations of the present invention are possible in light of the above teachings. It is therefore to be understood that within the scope of the appended claims, the invention may be practiced otherwise than as specifically described herein.
The present application is a continuation of and claims the benefit of priority to U.S. application Ser. No. 13/776,024, filed Feb. 25, 2013, which is a divisional of and claims the benefit of priority to U.S. application Ser. No. 12/840,696, filed Jul. 21, 2010, now U.S. Pat. No. 8,410,376, issued Apr. 2, 2013, which is based on and claims the benefit of priority to U.S. Application No. 61/237,808, filed Aug. 28, 2009. The entire contents of these applications are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
6410937 | Taran et al. | Jun 2002 | B1 |
6709962 | Berg | Mar 2004 | B2 |
7838779 | Yamamichi | Nov 2010 | B2 |
7884484 | Yamano | Feb 2011 | B2 |
7935893 | Tanaka et al. | May 2011 | B2 |
7985663 | Sato et al. | Jul 2011 | B2 |
20050251997 | Homg et al. | Nov 2005 | A1 |
20060202344 | Takada et al. | Sep 2006 | A1 |
20090298228 | Sato et al. | Dec 2009 | A1 |
20110067913 | Kaneko et al. | Mar 2011 | A1 |
20120080786 | Furutani et al. | Apr 2012 | A1 |
Number | Date | Country |
---|---|---|
101965097 | Feb 2011 | CN |
2006-019433 | Jan 2006 | JP |
Number | Date | Country | |
---|---|---|---|
20150075851 A1 | Mar 2015 | US |
Number | Date | Country | |
---|---|---|---|
61237808 | Aug 2009 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12840696 | Jul 2010 | US |
Child | 13776024 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13776024 | Feb 2013 | US |
Child | 14548725 | US |