Claims
- 1. At least one segment of silicon having at least one die and a plurality of edges defining said segment, further including at least one edge bond pad and at least one first bond pad and a layer of metal traces connected between said first bond pad to interconnect said die, said metal traces further connected between said edge bond pad and said first bond pad to connect said die to external connections.
- 2. A stack of electrical circuitry comprising:a stack of segments placed on top of one another, each of said segments having a plurality of edges defining each one of said segments; at least one die on each of said segments, and at least one edge bond pad located on each of said edges of each of said segments for vertical external electrical connections.
- 3. The stack as in claim 2 wherein said segments each include at least one first bond pad and a layer of metal traces connected between said first bond pad to interconnect said die, said metal traces further connected between said edge bond pad and said first bond pad to connect said die to said external connections.
Parent Case Info
This is a continuation of application Ser. No. 08/265,081 filed Jun. 23, 1994 now U.S. Pat. No. 5,675,180.
US Referenced Citations (87)
Foreign Referenced Citations (10)
Number |
Date |
Country |
0010657 |
May 1980 |
EP |
0178227 |
Apr 1986 |
EP |
0175870 |
Apr 1986 |
EP |
0 490 739 A1 |
Dec 1991 |
EP |
0558855 |
Sep 1993 |
EP |
2 638 894 |
Nov 1988 |
FR |
WO8304141 |
Nov 1983 |
WO |
WO9300703 |
Jan 1992 |
WO |
WO9203065 |
Feb 1992 |
WO |
WO9401887 |
Dec 1994 |
WO |
Non-Patent Literature Citations (2)
Entry |
Wojnarowski, R.J., et al. “Three Dimensional Hybrid Wafer Scale Integration Using the GE High Density Interconnect Process,” IEEE International Conference on Wafer Scale Integration, Jan. 20, 1993. |
Conte. AIS. “MCM-L The Answer for Desktop Workstations,” ICEMM Proceedings, (1993), pp. 18-21. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/265081 |
Jun 1994 |
US |
Child |
08/842448 |
|
US |