Claims
- 1. A method of forming a semiconductor device comprising the steps of:forming a through-hole through a board base having a first surface and a second surface; forming a single continuous conductive layer inside said through-hole and on part of the first surface and part of the second surface around the through-hole; filling said through-hole with insulating material; forming a wiring pattern on the first surface of the board base, the wiring pattern traversing the through-hole filled with the insulating material; and connecting a semiconductor chip electrically to a pad that is connected to the wiring pattern.
- 2. The method as claimed in claim 1, further comprising a step of forming a bump on the conductive layer formed on the second surface of the board base.
- 3. The method as claimed in claim 1, wherein the board base is a print board.
- 4. The method as claimed in claim 1, further comprising a step of mounting the semiconductor chip on the first surface of the board base by face-down bonding.
- 5. The method as claimed in claim 1, further comprising the steps of:mounting the semiconductor chip on the first surface of the board base by face-up bonding; and covering the semiconductor chip with a resin package.
- 6. A method of forming a board base comprising the steps of:forming a through-hole through a board base having a first surface and a second surface; forming a single continuous conductive layer inside said through-hole and on part of the first surface and part of the second surface around the through-hole; filling said through-hole with insulating material; and forming a wiring pattern on the first surface of the board base, the wiring pattern traversing the through-hole filled with the insulating material.
- 7. A method of making a semiconductor device, comprising the steps of:forming through-holes through a board base; forming a metal layer inside each of said through-holes; filling the through-holes with synthetic resin; forming an insulator layer on the board base and on the synthetic resin filling said through-holes; forming via-holes at predetermined positions through the insulator layer; forming a wiring pattern on the insulator layer to traverse a position where one of the through-holes is located, the wiring pattern being electrically connected to the metal layer via one of the via-holes; and connecting a semiconductor chip to the wiring pattern electrically.
Priority Claims (2)
Number |
Date |
Country |
Kind |
6-092155 |
Apr 1994 |
JP |
|
7-059562 |
Mar 1995 |
JP |
|
Parent Case Info
This application is a divisional of 09/195,232 Nov. 18, 1998 now U.S. Pat. No. 6,088,233 issued Jul. 11, 2000, which is a divisional of 08/924,958 Sep. 8, 1997 U.S. Pat. No. 5,978,222, which is a divisional of 08/782,381 Jan. 13, 1997 U.S. Pat. No. 5,729,435, which is a continuation of 08/423,632 Apr. 17, 1995 abandoned.
US Referenced Citations (16)
Foreign Referenced Citations (20)
Number |
Date |
Country |
0 188 838 |
Jul 1986 |
EP |
0188838 A1 |
Jul 1986 |
EP |
0207853 A1 |
Jan 1987 |
EP |
0382203 A3 |
Aug 1990 |
EP |
0 382 203 |
Aug 1990 |
EP |
0 465 197 |
Jan 1992 |
EP |
0525651 A1 |
Feb 1993 |
EP |
0569705 A1 |
Nov 1993 |
EP |
0598914 A1 |
Jun 1994 |
EP |
0 598 914 |
Jun 1994 |
EP |
2586885 |
Mar 1987 |
FR |
59-099752 |
Jun 1984 |
JP |
60-134446 |
Jul 1985 |
JP |
03044957 |
Feb 1991 |
JP |
4276631 |
Oct 1992 |
JP |
05166967 |
Feb 1993 |
JP |
05041471 |
Feb 1993 |
JP |
405326833 |
Oct 1993 |
JP |
WO 9326142 |
Dec 1993 |
JP |
WO 9111025 |
Jul 1991 |
WO |
Non-Patent Literature Citations (6)
Entry |
A multilevel Epoxy Substrate for Flip-Chip Hybrid Multichip Module Application: IEEE Transactions on Components, Hybrids and Manufacturing Technology; Feb. 15, 1992. |
LSI Packaging Design; Technical Disclosure Bulletin; vol. 32 No. 8A; Jan. 1990. |
Silicon Integrated High Performance Package; technical Disclosure Bulletin; vol. 27 No. 7B; Dec. 1984. |
Alternate Polyimide/Metal Thin Film Packaging Structure; Technical Disclosure bulletin; vol. 36 No. 05; May 1993. |
Patent Abstracts of Japan, vol. 008, No. 213, Sep. 28, 1984 & JP 59 099752 A, Jun. 8, 1984. |
R.A. Cicone et al.: “Silicon Integrated High Performance Package”, IBM Technical Disclosure Bulletin, vol. 27, No. 7B, Dec. 1984, p. 4226. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/423632 |
Apr 1995 |
US |
Child |
08/782381 |
|
US |