Claims
- 1. A semiconductor device comprising:
- a board base having through-holes filled with a filling core;
- an additive layer provided on an upper surface of said board base as well as an upper surface of said filling core, wherein said additive layer includes a wiring pattern having one or more paths;
- a semiconductor chip fixed on an upper surface of said additive layer with its face down on said upper surface of said additive layer by a bonding process;
- a dam member having a frame shape and adhered to said upper surface of said additive layer so as to surround said semiconductor chip;
- a metal plate adhered to a back surface of said semiconductor chip and to said dam member;
- said metal plate having an opening smaller than an area of a back surface of said semiconductor chip, said metal plate being adhered to said dam member and to said back surface of said semiconductor chip such that a center of said back surface is exposed to air; and
- nodes provided on a lower surface of said board base,
- wherein said one or more paths are laid out without a restriction posed by said through-holes, and are used for electrically connecting said semiconductor chip and said nodes.
- 2. The semiconductor device as claimed in claim 1, further comprising a heat releasing fin partly fitted into said opening so as to be adhered to said center of said back surface.
- 3. A semiconductor device comprising:
- a board base having through-holes filled with a filling core;
- an additive layer provided on an upper surface of said board base as well as an upper surface of said filling core, wherein said additive layer includes a wiring pattern having one or more paths;
- a semiconductor chip fixed on an upper surface of said additive layer with its face down on said upper surface of said additive layer by a bonding process;
- a metal cap having a plate portion of a plane shape and a peripheral portion downwardly depending from said plate portion, wherein said plate portion is adhered to a back surface of said semiconductor chip, and said peripheral portion is adhered to said upper surface of said additive layer; and
- nodes provided on a lower surface of said board base,
- wherein said one or more paths are laid out without a restriction posed by said through-holes, and are used for electrically connecting said semiconductor chip and said nodes.
- 4. The semiconductor device as claimed in claim 3, wherein said metal cap has an opening in said plate portion, so that a center of said back surface is exposed to air.
- 5. The semiconductor device as claimed in claim 4, further comprising a heat releasing fin partly fitted into said opening so as to be adhered to said center of said back surface.
- 6. A semiconductor device comprising:
- a board base having through-holes filled with a filling core;
- an additive layer provided on an upper surface of said board base as well as an upper surface of said filling core, wherein said additive layer includes a wiring pattern having one or more paths;
- a semiconductor chip fixed on an upper surface of said additive layer with its face up on said upper surface of said additive layer by a bonding process; and
- nodes provided on a lower surface of said board base,
- wherein said one or more paths are laid out without a restriction posed by said through-holes, and are used for electrically connecting said semiconductor chip and said nodes.
- 7. The semiconductor device as claimed in claim 6, further comprising:
- a dam member having a frame shape and adhered to said upper surface of said additive layer so as to surround said semiconductor chip; and
- a resin package filled in an inside of said dam member so as to seal said semiconductor chip.
- 8. The semiconductor device as claimed in claim 7, further comprising a heat releasing fin adhered to an upper surface of said resin package.
- 9. A semiconductor device comprising:
- a board base having through-holes filled with a filling core;
- an additive layer provided on an upper surface of said board base as well as an upper surface of said filling core, wherein said additive layer includes a wiring pattern having one or more paths;
- a semiconductor chip fixed on an upper surface of said additive layer; and
- nodes, comprising solder balls, provided on a lower surface of said board base,
- wherein said one or more paths are laid out without a restriction posed by said through-holes, and are used for electrically connecting said semiconductor chip and said nodes.
Priority Claims (2)
Number |
Date |
Country |
Kind |
6-092155 |
Apr 1994 |
JPX |
|
7-059562 |
Mar 1995 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 08/782,381 filed Jan. 13, 1997, U.S. Pat. No. 5,729,435 which was a continuation of application Ser. No. 08/423,632 filed Apr. 17, 1995.
US Referenced Citations (10)
Foreign Referenced Citations (12)
Number |
Date |
Country |
0188838 A1 |
Jul 1986 |
EPX |
0207853 A1 |
Jan 1987 |
EPX |
0382203 A3 |
Aug 1990 |
EPX |
0525651 A1 |
Feb 1993 |
EPX |
0569705A1 |
Nov 1993 |
EPX |
0598914 A1 |
Jun 1994 |
EPX |
2586885 |
Mar 1987 |
FRX |
59-099752 |
Jun 1984 |
JPX |
60-134446 |
Jul 1985 |
JPX |
4276631 |
Oct 1992 |
JPX |
WO 9326142 |
Dec 1993 |
JPX |
WO 9111025 |
Jul 1991 |
WOX |
Non-Patent Literature Citations (4)
Entry |
A Multilevel Epoxy Substrate for Flip-Chip Hydrid Multichip Module Application; IEEE Transactions on Components, Hybrids and Manufacturing Technology; Feb. 15, 1992. |
LSI Packaging Design; Technical Disclosure Bulletin; vol. 32 No. 8A; Jan. 1990. |
Silicon Integrated High Performance Package; Technical Disclosure Bulletin; vol. 27 No. 7B; Dec. 1984. |
Alternate Polyimide/Metal Thin Film Packaging Structure; Technical Disclosure Bulletin; vol. 36 No. 05; May 1993. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
782381 |
Jan 1997 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
423632 |
Apr 1995 |
|