The present invention relates to a semiconductor device and a method of manufacturing the same.
A semiconductor device manufactured by installing a semiconductor die onto an interposer and stacking the interposer on another semiconductor die or substrate may be referred to herein as a 2.5D package. What is referred to herein as a 3D package may be obtained by directly stacking one semiconductor die onto another semiconductor die or substrate without utilizing an interposer.
The interposer of the 2.5D package may include a plurality of through silicon vias so as to permit an electrical signal to flow between an upper semiconductor die and a lower semiconductor die or substrate. Accordingly, the through silicon vias as well as circuit patterns may be formed in the interposer in a semiconductor device, which may increase manufacturing cost and may result in a thicker device.
Further limitations and disadvantages of conventional and traditional approaches will become apparent to one of skill in the art, through comparison of such systems with some aspects of the present invention as set forth in the remainder of the present application with reference to the drawings.
A semiconductor device and method of manufacturing a semiconductor device, substantially as shown in and/or described in connection with at least one of the figures, as set forth more completely in the claims.
These and other advantages, aspects and novel features of the present invention, as well as details of an illustrated embodiment thereof, will be more fully understood from the following description and drawings.
Aspects of the present invention relate to a semiconductor device and a method of manufacturing the same. More specifically, representative embodiments of the present invention may relate to a semiconductor device and a method of manufacturing such a semiconductor device.
Preferred embodiments of the invention will be described in more detail with reference to the accompanying drawings. In such a manner, those skilled in the art will easily realize the embodiments of the present invention upon a careful reading of the present patent application.
It should be noted that the dimensions and relative sizes of each element in the accompanying drawings may be exaggerated for clarity, and that like reference numerals refer to like elements. The term “semiconductor die” in this specification includes, for example, a semiconductor chip, a semiconductor wafer or an equivalent thereof, including an active circuit and/or a passive circuit formed thereon, a semiconductor wafer, or equivalents thereof. In addition, the term “dummy substrate” used herein includes a silicon substrate, a glass substrate, and any suitable equivalent thereof. Further, the term “dielectric layer” used herein includes a silicon oxide layer, a silicon nitride layer, an organic layer, and any suitable equivalent thereof. In the following description, it will be understood that when one part is electrically connected to another part, the one part can be directly connected to the other part, or intervening parts may also be present.
As utilized herein, the term “exemplary” means serving as a non-limiting example, instance, or illustration. Also, as utilized herein, the term “may” is generally synonymous with the phrase “may, for example”, in that such term is generally utilized to present non-limiting example illustrations. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
The terminology used herein is for the purpose of describing particular example embodiments only and is not intended to be limiting of the present inventive concept. As used herein, the singular forms are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprise” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or groups, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another element, component, region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present inventive concept.
Example embodiments will now be described more fully hereinafter with reference to the accompanying drawings.
The present inventive concept may, however, be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art.
As illustrated in
In a representative embodiment of the present invention, the interposer 110 may include a redistribution layer 111, a conductive via 112 and a dielectric layer 113. As shown in the illustration of
In a representative embodiment of the present invention, the redistribution layer 111 and the conductive via 112 may be formed by using a material selected from copper, aluminum, or any suitable equivalent thereof. In addition, the dielectric layer 113 may be formed as one selected from a silicon oxide layer, a silicon nitride layer, an organic layer, or any suitable equivalent thereof. It should be noted that use of the example materials suggested above for the redistribution layer 111, the conductive via 112, and the dielectric layer 113 does not necessarily represent any specific limitations of the present invention, unless recited in the claims. When a silicon oxide layer or a silicon nitride layer is used as the dielectric layer 113, the redistribution layer 111 and the conductive via 112 may be formed to have minute pitches of less than 1 micron. In some representative embodiments of the present invention, a passive device may be embedded. When the dielectric layer 113 is a silicon oxide layer or a silicon nitride layer, the patterning of the redistribution layer 111, the conductive via 112 and the dielectric layer 113 in a semiconductor FAB process may have a line width in a range of between, for example, 0.1 μm to 10 μm. In a representative embodiment of the present invention, the line width formed in a package process may be considerably greater than that formed in a semiconductor FAB process. In some representative embodiments of the present invention, a through silicon via may not be necessary in the interposer 110, the thickness of the interposer 110 may be decreased and may be formed at lower cost.
In various representative embodiments of the present invention, the semiconductor die 120 may be, for example, a memory device, a graphics processing unit (GPU), a central processing unit (CPU), or any other semiconductor die. It should be noted, however, that use of these example devices does not necessarily represent a specific limitation of the present invention, unless recited in the claims, and the semiconductor die employed may be other than the devices listed above. The semiconductor die 120 may include a connection terminal 121 that may have an electrical connection with the interposer 110. In a representative embodiment of the present invention, the connection terminal 121 may include a copper pillar and a solder cap formed at the terminal portion thereof, and in some cases, the connection terminal 121 may include a solder bump. In addition, a solder layer 122 may be formed in advance between the connection terminal 121 and the interposer 110 for example, at the upper surface of the conductive via 112 facing the upper portion of the interposer 110 and the upper under bump metal 114 formed thereon, in order to facilitate the connection. In this way, the semiconductor die 120 may make an electrical connection with the redistribution layer 111 of the interposer 110.
In a representative embodiment of the present invention, the encapsulant 130 may be formed between the interposer 110 and the semiconductor die 120, thereby making the interposer 110 and the semiconductor die 120 into one body. More particularly, the encapsulant 130 may wrap the surface portions of the connection terminal 121 and the solder layer 122 formed between the semiconductor die 120 and the interposer 110. In this way, the upper surface and the sides of the semiconductor die 120 may be exposed to the exterior environment, and heat radiating performance of the semiconductor die 120 may be improved.
As shown in the example of
In some representative embodiments of the present invention, the space between the interposer 110 and the semiconductor die 120 may be filled with an underfill (not illustrated) instead of an encapsulant. That is, an underfill material may cover the lower portions of the sides of the semiconductor die 120 as well as the space between the interposer 110 and the semiconductor die 120. The underfill may increase the physical/mechanical combining force between the interposer 110 and the semiconductor die 120, and may prevent the separation of the interposer 110 and the semiconductor die 120 due to stresses induced by a difference in the coefficients of thermal expansion of the interposer 110 and the semiconductor die 120.
In a representative embodiment of the present invention, the bump 140 may be connected to the conductive via 112 facing the lower portion of the interposer 110 and the lower under bump metal 115 formed at the conductive via 112. More particularly, the lower under bump metal 115 may be formed at the redistribution layer 111 exposed at the lower surface of the interposer 110, and the bump 140 may be connected to the lower under bump metal 115. In some representative embodiments of the present invention, the bump 140 may be smaller than a typical solder ball, and may be referred to as a “micro-bump.” In some representative embodiments of the present invention, the diameter of the bump 140 may be about 100 μm or less, while in other representative embodiments, the diameter of the bump 140 to be described below may be in the range of about 200 μm to about 400 μm.
In a representative embodiment of the present invention, the conductive via 112a facing the lower portion of the interposer 110 and the redistribution layer 111a may be interconnected, and the seed layer 116a may be formed at the sides and the bottom surface of the redistribution layer 111a.
In addition, the conductive via 112b facing the upper portion of the interposer 110 and the redistribution layer 111b may also be interconnected, and the seed layer 116b may be formed at the sides and the bottom surface of the redistribution layer 111b. As illustrated in
Further, the seed layer 116c may be formed at the sides and the bottom surface of the conductive via 112c facing the upper portion of the interposer 110. As shown in
As in the example described above, the conductive vias and the redistribution layers in a representative embodiment of the present invention may be formed beginning with a seed layer as a starting layer, and the conductive vias and the redistribution layers of an interposer in accordance with a representative embodiment of the present invention may be formed to have a minute width and a minute pitch. In this manner, the thickness of such an interposer may be minimized.
In this way, a semiconductor device in accordance with a representative embodiment of the present invention, such as the semiconductor device 100 of
By employing a representative embodiment of the present invention, a semiconductor device 100 (e.g., a flip-chip device) including a relatively thin interposer 110 without through silicon vias may be realized. The formation of a redistribution layer and conductive vias such as, for example, the redistribution layer 111 and the conductive via 112 of
In a representative embodiment of the present invention, a gap between the flip-chip device 100 and the circuit substrate 210 may be filled with an underfill material in the manner of the underfill 220 of
In some representative embodiments of the present invention, the cover 230 may be attached to the circuit substrate 210 and at the same time, may roughly wrap the flip-chip device 100. Accordingly, the flip-chip device 100 may be protected from an external environment by the cover 230. The cover 230 may be formed by using a metal, a ceramic, or any suitable equivalent to improve the radiation of heat. It should be noted that such example materials for the cover 230 do not necessarily represent a specific limitation of the present invention, and that other materials may be employed.
The thermally conductive adhesive 240 may be interposed between the flip-chip device 100 and the cover 230, and between the cover 230 and the circuit substrate 210. The thermally conductive adhesive 240 may promptly transfer heat generated by the flip-chip device 100 to the cover 230. The thermally conductive adhesive 240 may also affix the cover 230 to the flip-chip device 100 and the circuit substrate 210.
The solder balls 250 may be attached to the bottom surface of the circuit substrate 210, and the solder balls 250 may make an electrical connection with the circuit pattern 211 of the circuit substrate 210. By using the solder balls 250, a semiconductor device in accordance with a representative embodiment of the present invention, such as the semiconductor device 200, may be installed on, for example, a motherboard, a main board, or other component of an electronic equipment such as, for example, a computer or a smart phone.
As described above, a 2.5D semiconductor device in accordance with a representative embodiment of the present invention such as, for example, the semiconductor device 200 of
As illustrated in
As illustrated in
The pattern 113a may also be formed by, for example, a wet etching process using a chemical solution, by a dry etching process using plasma, or by a conventional photo process, instead of using a laser beam. It should be noted that these example techniques are intended to be illustrative and not limiting, as the use of these techniques does not necessarily represent a specific limitation of the present invention, unless recited by the claims, and that other suitable techniques of forming pattern 113a may be employed. The formation of the via 113b may, for example as shown in
As illustrated in
As illustrated in
As illustrated in
As illustrated in
As illustrated in
As illustrated in
As illustrated in
As illustrated in
In the manner described above, a method of manufacturing a semiconductor device including a relatively thin interposer 110 without a through silicon via may be realized, in accordance with a representative embodiment of the present invention.
As discussed above, the interposer 110 of a representative embodiment of the present invention may include a dielectric layer such as, for example, the dielectric layer 113 having a high dielectric constant, and may be fabricated on a dummy substrate such as the dummy substrate 310, formed from, for example, silicon or glass. By employing the exemplary method of manufacturing a semiconductor device given above, in accordance with a representative embodiment of the present invention, a redistribution layer such as the redistribution layer 111, having a minute pitch of less than about one micron, and an embedded passive structure, may be realized. In addition, some representative embodiments of the present invention provide a structure excluding an extended portion for forming a connection between a redistribution layer (e.g., the redistribution layer 111) and a bump (e.g., the bump 140).
As illustrated in
As illustrated in
As illustrated in
In a representative embodiment of the present invention, as the contact area between the bump 140 and the conductive via 112 or the lower under bump metal 115a increases, the attachment of the bump 140 and the conductive via 112 or the lower under bump metal 115a may be improved. The use of some representative embodiments of the present invention result a structure in which the conductive via 112 or the lower under bump metal 115a is disposed within the bump 140.
As illustrated in
As illustrated in
Accordingly, as the contact area between the bump 140 and the conductive via 112 or the lower under bump metal 115b increases, the attachment of the bump 140 with the conductive via 112 or the lower under bump metal 115b may be improved. In other words, a representative embodiment of the present invention may provide a structure in which the conductive via 112 or the lower under bump metal 115b is disposed within the bump 140, improving attachment of the bump 140 to the conductive via 112 or under bump metal 115b.
As illustrated in
As illustrated in
As illustrated in
As illustrated in
As illustrated in
As illustrated in
As illustrated in
As illustrated in
An aspect of the present invention provides a semiconductor device and a manufacturing method thereof including a relatively thin interposer excluding a through silicon via.
Another aspect of the present invention provides a semiconductor device having an interposer that includes a dielectric layer having a high dielectric constant on a dummy substrate such as silicon, glass, or suitable equivalents, and a manufacturing method therefor, thereby forming a redistribution layer having minute pitches of a submicron unit, and accomplishing an embedded passive structure.
Another aspect of the present invention provides a semiconductor device including various connection structures between a redistribution layer and one or more bumps, such as a structure excluding an extended or protruding portion, a structure including an extended or protruding portion, a structure including an under bump metal, and manufacturing methods therefor.
According to at least one of embodiments, a manufacturing method of a semiconductor device may include forming an interposer on a dummy substrate. The forming of the interposer may include forming a dielectric layer on the dummy substrate, forming a pattern and a via at the dielectric layer and forming a seed layer on the pattern and the via of the dielectric layer and forming a redistribution layer and a conductive via on the seed layer. A semiconductor die may be connected with the conductive via facing an upper portion of the interposer, and the semiconductor die may be encapsulated with an encapsulant. The dummy substrate may be removed from the interposer, and a bump may be connected with the conductive via facing a lower portion of the interposer.
The dummy substrate may be a silicon substrate or a glass substrate, and the dielectric layer may be a silicon oxide layer, a silicon nitride layer, or an organic layer. The pattern and the via of the dielectric layer may be formed by a laser beam, a photo process, or an etching process. A plurality of redistribution layers may be formed in a horizontal dimension, and an upper surface of the plurality of the redistribution layer may be ground to be electrically separated from each other. The forming steps of the dielectric layer, the seed layer, the redistribution layer, and the conductive via may be repeatedly conducted by 1 to 5 times.
An upper under bump metal may be formed at the conductive via facing the upper portion of the interposer, and the semiconductor die may make an electrical connection with the upper under bump metal. The removing of the dummy substrate may be conducted by grinding and/or etching the dummy substrate to expose the conductive via facing the lower portion of the interposer. The connection of the bump may be conducted by forming a lower under bump metal at the conductive via facing the lower portion of the interposer, and connecting the bump with the lower under bump metal. The conductive via facing the lower portion of the interposer may be disposed at the same plane as a bottom surface of the dielectric layer, and the conductive via facing the lower portion of the interposer may extend or protrude from the bottom surface of the dielectric layer and into the dummy substrate.
The conductive via facing the lower portion of the interposer may extend or protrude from the bottom surface of the dielectric layer, and the lower under bump metal may be formed at an extended region. The seed layer may be formed on the pattern and the via of the dielectric layer, the lower under bump metal may be formed on the seed layer, and the redistribution layer and the conductive via may be formed at the lower under bump metal. The seed layer may be removed, and the lower under bump metal may be exposed or extended through the dielectric layer. The bump may be mounted on a circuit substrate after connecting the bump, and a space between the interposer and the circuit substrate may be filled with underfill. A cover may be attached on the circuit substrate to cover the semiconductor die.
The manufacturing method of a semiconductor device may include forming a second dielectric layer under the conductive via and the dielectric layer; removing a portion of the second dielectric layer corresponding to the conductive via such that a lower surface of the conductive via is exposed to an outside environment via the second dielectric layer; and forming the lower under bump metal on the lower surface of the conductive via that is exposed to the outside environment via the second dielectric layer.
The manufacturing method of a semiconductor device may include leveling the conductive via protruding from the bottom surface of the dielectric layer such that a lower surface of the conductive via is flush with the bottom surface of the dielectric layer; and forming the lower under bump metal on the lower surface of the conductive.
The manufacturing method of a semiconductor device may include leveling the conductive via protruding from the bottom surface of the dielectric layer after removing the dummy substrate such that a lower surface of the conductive via is flush with the bottom surface of the dielectric layer; and forming the lower under bump metal on the lower surface of the conductive via.
According to another embodiment, a semiconductor device may include an interposer having a conductive via, a redistribution layer making a electrical connection with the conductive via, and a dielectric layer passivating the conductive via and the redistribution layer, a semiconductor die connected to a conductive via facing an upper portion of the interposer, an encapsulant encapsulating the semiconductor die and a bump connected to a conductive via facing a lower portion of the interposer. A seed layer may be provided with the conductive via and the redistribution layer, respectively. The dielectric layer may be a silicon oxide layer, a silicon nitride layer or an organic layer. The dielectric layer, the seed layer, the redistribution layer and the conductive via may have a structure of 1 to 5 layers.
An upper under bump metal may be formed at the conductive via facing the upper portion of the interposer, and the semiconductor die may make an electrical connection with the upper under bump metal. A lower under bump metal may be formed at the conductive via facing the lower portion of the interposer, and the bump may be connected with the lower under bump metal. The conductive via facing the lower portion of the interposer may be disposed on the same plane as a bottom surface of the dielectric layer. The conductive via facing the lower portion of the interposer may extend from the bottom surface of the dielectric layer and may be combined with the bump. The conductive via facing the lower portion of the interposer may extend from the bottom surface of the dielectric layer, the lower under bump metal may be formed at an extended region, and the bump may be combined with the lower under bump metal. The bump may be installed on a circuit substrate, a space between the interposer and the circuit substrate may be filled with an underfill, and a cover may be attached at the circuit substrate to cover the semiconductor die.
The redistribution layer may include a first redistribution layer and a second redistribution layer, separated from each other, and the device may include a metal-insulator-metal (MIM) structure including a dielectric layer interposed between the first and second redistribution layers. A second dielectric layer may be formed on a bottom surface of the dielectric layer.
According to an embodiment, a semiconductor device including a relatively thin interposer excluding a through silicon via and a manufacturing method thereof are provided. According to an embodiment, a semiconductor device having an interposer including a dielectric layer having a high dielectric constant on a dummy substrate such as silicon or glass, and a manufacturing method thereof are provided. A redistribution layer having minute pitches of a submicron unit may be possibly formed, and an embedded passive structure may be accomplished.
According to an embodiment, a semiconductor device including various connection structures between a redistribution layer and a bump, such as a structure excluding an extruded portion, a structure including an extruded portion, a structure including an under bump metal, and a manufacturing method thereof are provided.
Exemplary embodiments have been disclosed herein, and although specific terms are employed, they are used and are to be interpreted in a generic and descriptive sense only and not for purpose of limitation. Accordingly, it will be understood by those of ordinary skill in the art that various changes in form and details may be made without departing from the spirit and scope of the present disclosure as set forth in the following claims.
While the present invention has been described with reference to certain embodiments, it will be understood by those skilled in the art that various changes may be made and equivalents may be substituted without departing from the scope of the present invention. In addition, many modifications may be made to adapt a particular situation or material to the teachings of the present invention without departing from its scope. Therefore, it is intended that the present invention not be limited to the particular embodiment disclosed, but that the present invention will include all embodiments falling within the scope of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2012-0131967 | Nov 2012 | KR | national |
The present application is a CONTINUATION of U.S. patent application Ser. No. 15/207,287, filed Jul. 11, 2016, and titled “SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF,” which is a CONTINUATION of U.S. patent application Ser. No. 14/719,539, filed May 22, 2015, and titled “SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF,” now U.S. Pat. No. 9,391,043, which is a CONTINUATION of U.S. patent application Ser. No. 13/863,457, filed Apr. 16, 2013, and titled “SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF,” now U.S. Pat. No. 9,048,125, which makes reference to, claims priority to, and claims the benefit of Korean Patent Application No. 10-2012-0131967, filed on Nov. 20, 2012. The contents of the above-identified applications are hereby incorporated herein by reference in their entirety. This application is also related to U.S. patent application Ser. No. 13/753,120, filed Jan. 29, 2013, and titled “SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE”; U.S. patent application Ser. No. 14/083,779, filed on Nov. 19, 2013, and titled “SEMICONDUCTOR DEVICE WITH THROUGH-SILICON VIA-LESS DEEP WELLS”; U.S. patent application Ser. No. 14/218,265, filed Mar. 18, 2014, and titled “SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF”; U.S. patent application Ser. No. 14/313,724, filed Jun. 24, 2014, and titled “SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF”; U.S. patent application Ser. No. 14/444,450, Jul. 28, 2014, and titled “SEMICONDUCTOR DEVICE WITH THIN REDISTRIBUTION LAYERS”; U.S. patent application Ser. No. 14/524,443, filed Oct. 27, 2014, and titled “SEMICONDUCTOR DEVICE WITH REDUCED THICKNESS”; U.S. patent application Ser. No. 14/532,532, filed Nov. 4, 2014, and titled “INTERPOSER, MANUFACTURING METHOD THEREOF, SEMICONDUCTOR PACKAGE USING THE SAME, AND METHOD FOR FABRICATING THE SEMICONDUCTOR PACKAGE”; U.S. patent application Ser. No. 14/546,484, filed Nov. 18, 2014, and titled “SEMICONDUCTOR DEVICE WITH REDUCED WARPAGE”; and U.S. patent application Ser. No. 14/671,095, filed Mar. 27, 2015, and titled “SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF.”
Number | Name | Date | Kind |
---|---|---|---|
3462349 | Gorgenyi | Aug 1969 | A |
3868724 | Perrino | Feb 1975 | A |
3916434 | Garboushian | Oct 1975 | A |
4322778 | Barbour et al. | Mar 1982 | A |
4532419 | Takeda | Jul 1985 | A |
4642160 | Burgess | Feb 1987 | A |
4645552 | Vitriol et al. | Feb 1987 | A |
4685033 | Inoue | Aug 1987 | A |
4706167 | Sullivan | Nov 1987 | A |
4716049 | Patraw | Dec 1987 | A |
4786952 | Maciver et al. | Nov 1988 | A |
4806188 | Rellick | Feb 1989 | A |
4811082 | Jacobs et al. | Mar 1989 | A |
4897338 | Spicciati et al. | Jan 1990 | A |
4905124 | Banjo et al. | Feb 1990 | A |
4964212 | Deroux-Dauphin et al. | Oct 1990 | A |
4974120 | Kodai et al. | Nov 1990 | A |
4996391 | Schmidt | Feb 1991 | A |
5021047 | Movern | Jun 1991 | A |
5072075 | Lee et al. | Dec 1991 | A |
5072520 | Nelson | Dec 1991 | A |
5081520 | Yoshii et al. | Jan 1992 | A |
5091769 | Eichelberger | Feb 1992 | A |
5108553 | Foster et al. | Apr 1992 | A |
5110664 | Nakanishi et al. | May 1992 | A |
5191174 | Chang et al. | Mar 1993 | A |
5229550 | Bindra et al. | Jul 1993 | A |
5239448 | Perkins et al. | Aug 1993 | A |
5247429 | Iwase et al. | Sep 1993 | A |
5250843 | Eichelberger | Oct 1993 | A |
5278726 | Bemardoni et al. | Jan 1994 | A |
5283459 | Hirano et al. | Feb 1994 | A |
5353498 | Fillion et al. | Oct 1994 | A |
5371654 | Beaman et al. | Dec 1994 | A |
5379191 | Carey et al. | Jan 1995 | A |
5404044 | Booth et al. | Apr 1995 | A |
5463253 | Waki et al. | Oct 1995 | A |
5474957 | Urushima | Dec 1995 | A |
5474958 | Ojennas et al. | Dec 1995 | A |
5497033 | Fillion et al. | Mar 1996 | A |
5508938 | Wheeler | Apr 1996 | A |
5530288 | Stone | Jun 1996 | A |
5531020 | Durand et al. | Jul 1996 | A |
5546654 | Wojnarowski et al. | Aug 1996 | A |
5574309 | Papapietro et al. | Nov 1996 | A |
5581498 | Ludwig et al. | Dec 1996 | A |
5582858 | Adamopoulos et al. | Dec 1996 | A |
5616422 | Ballard et al. | Apr 1997 | A |
5637832 | Danner | Jun 1997 | A |
5674785 | Akram et al. | Oct 1997 | A |
5719749 | Stopperan | Feb 1998 | A |
5726493 | Yamashita et al. | Mar 1998 | A |
5739581 | Chillara | Apr 1998 | A |
5739585 | Akram et al. | Apr 1998 | A |
5739588 | Ishida et al. | Apr 1998 | A |
5742479 | Asakura | Apr 1998 | A |
5774340 | Chang et al. | Jun 1998 | A |
5784259 | Asakura | Jul 1998 | A |
5798014 | Weber | Aug 1998 | A |
5822190 | Iwasaki | Oct 1998 | A |
5826330 | Isoda et al. | Oct 1998 | A |
5835355 | Dordi | Nov 1998 | A |
5841193 | Eichelberger | Nov 1998 | A |
5847453 | Uematsu et al. | Dec 1998 | A |
5883425 | Kobayashi | Mar 1999 | A |
5894108 | Mostafazadeh et al. | Apr 1999 | A |
5903052 | Chen et al. | May 1999 | A |
5907477 | Tuttle et al. | May 1999 | A |
5936843 | Ohshima et al. | Aug 1999 | A |
5952611 | Eng et al. | Sep 1999 | A |
6004619 | Dippon et al. | Dec 1999 | A |
6013948 | Akram et al. | Jan 2000 | A |
6021564 | Hanson | Feb 2000 | A |
6028364 | Ogino et al. | Feb 2000 | A |
6034427 | Lan et al. | Mar 2000 | A |
6035527 | Tamm | Mar 2000 | A |
6040622 | Wallace | Mar 2000 | A |
6051888 | Dahl | Apr 2000 | A |
6060778 | Jeong et al. | May 2000 | A |
6069407 | Hamzehdoost | May 2000 | A |
6072243 | Nakanishi | Jun 2000 | A |
6081036 | Hirano et al. | Jun 2000 | A |
6119338 | Wang et al. | Sep 2000 | A |
6122171 | Akram et al. | Sep 2000 | A |
6127833 | Wu et al. | Oct 2000 | A |
6137062 | Zimmerman | Oct 2000 | A |
6157080 | Tamaki et al. | Dec 2000 | A |
6159767 | Eichelberger | Dec 2000 | A |
6160705 | Stearns et al. | Dec 2000 | A |
6172419 | Kinsman | Jan 2001 | B1 |
6175087 | Keesler et al. | Jan 2001 | B1 |
6184463 | Pan chou et al. | Feb 2001 | B1 |
6194250 | Melton et al. | Feb 2001 | B1 |
6204453 | Fallon et al. | Mar 2001 | B1 |
6214641 | Akram | Apr 2001 | B1 |
6235554 | Akram et al. | May 2001 | B1 |
6239485 | Peters et al. | May 2001 | B1 |
D445096 | Wallace | Jul 2001 | S |
D446525 | Okamoto et al. | Aug 2001 | S |
6274821 | Echigo et al. | Aug 2001 | B1 |
6280641 | Gaku et al. | Aug 2001 | B1 |
6294408 | Edwards et al. | Sep 2001 | B1 |
6307161 | Grube et al. | Oct 2001 | B1 |
6316285 | Jiang et al. | Nov 2001 | B1 |
6329609 | Kaja et al. | Dec 2001 | B1 |
6351031 | Iijima et al. | Feb 2002 | B1 |
6353999 | Cheng | Mar 2002 | B1 |
6365975 | DiStefano et al. | Apr 2002 | B1 |
6376906 | Asai et al. | Apr 2002 | B1 |
6392160 | Andry et al. | May 2002 | B1 |
6395578 | Shin et al. | May 2002 | B1 |
6405431 | Shin et al. | Jun 2002 | B1 |
6406942 | Honda | Jun 2002 | B2 |
6407341 | Anstrom et al. | Jun 2002 | B1 |
6407930 | Hsu | Jun 2002 | B1 |
6448510 | Neftin et al. | Sep 2002 | B1 |
6451509 | Keesler et al. | Sep 2002 | B2 |
6479762 | Kusaka | Nov 2002 | B2 |
6486005 | Kim | Nov 2002 | B1 |
6486554 | Johnson | Nov 2002 | B2 |
6497943 | Jimarez et al. | Dec 2002 | B1 |
6517995 | Jacobson et al. | Feb 2003 | B1 |
6534391 | Huemoeller et al. | Mar 2003 | B1 |
6544638 | Fischer et al. | Apr 2003 | B2 |
6573598 | Ohuchi et al. | Jun 2003 | B2 |
6577013 | Glenn et al. | Jun 2003 | B1 |
6586682 | Strandberg | Jul 2003 | B2 |
6608382 | Liu et al. | Aug 2003 | B2 |
6608757 | Bhatt et al. | Aug 2003 | B1 |
6660559 | Huemoeller et al. | Dec 2003 | B1 |
6715204 | Tsukada et al. | Apr 2004 | B1 |
6727576 | Hedler | Apr 2004 | B2 |
6727645 | Tsujimura et al. | Apr 2004 | B2 |
6730857 | Konrad et al. | May 2004 | B2 |
6734542 | Nakatani et al. | May 2004 | B2 |
6740964 | Sasaki | May 2004 | B2 |
6753612 | Adae-Amoakoh et al. | Jun 2004 | B2 |
6765287 | Lin | Jul 2004 | B1 |
6774748 | Ito et al. | Aug 2004 | B1 |
6787443 | Boggs et al. | Sep 2004 | B1 |
6803528 | Koyanagi | Oct 2004 | B1 |
6815709 | Clothier et al. | Nov 2004 | B2 |
6815739 | Huff et al. | Nov 2004 | B2 |
6838776 | Leale et al. | Jan 2005 | B2 |
6845554 | Frankowsky et al. | Jan 2005 | B2 |
6888240 | Towle et al. | May 2005 | B2 |
6905914 | Huemoeller et al. | Jun 2005 | B1 |
6919514 | Konrad et al. | Jul 2005 | B2 |
6921968 | Chung | Jul 2005 | B2 |
6921975 | Leale et al. | Jul 2005 | B2 |
6931726 | Boyko et al. | Aug 2005 | B2 |
6943436 | Radu et al. | Sep 2005 | B2 |
6946325 | Yean et al. | Sep 2005 | B2 |
6953995 | Farnworth et al. | Oct 2005 | B2 |
6967403 | Chuang et al. | Nov 2005 | B2 |
6982225 | Bohr | Jan 2006 | B2 |
7015075 | Fay et al. | Mar 2006 | B2 |
7030469 | Mahadevan et al. | Apr 2006 | B2 |
7081661 | Takehara et al. | Jul 2006 | B2 |
7112882 | Lee | Sep 2006 | B2 |
7119432 | Desai et al. | Oct 2006 | B2 |
7125744 | Takehara et al. | Oct 2006 | B2 |
7185426 | Hiner et al. | Mar 2007 | B1 |
7192807 | Huemoeller et al. | Mar 2007 | B1 |
7196408 | Yang et al. | Mar 2007 | B2 |
7198980 | Jiang et al. | Apr 2007 | B2 |
7202107 | Fuergut et al. | Apr 2007 | B2 |
7215026 | Park et al. | May 2007 | B2 |
7238602 | Yang | Jul 2007 | B2 |
7242081 | Lee | Jul 2007 | B1 |
7247523 | Huemoeller et al. | Jul 2007 | B1 |
7262081 | Yang et al. | Aug 2007 | B2 |
7262082 | Lin et al. | Aug 2007 | B1 |
7282394 | Cho et al. | Oct 2007 | B2 |
7285855 | Foong | Oct 2007 | B2 |
7326592 | Meyer et al. | Feb 2008 | B2 |
7339279 | Yang | Mar 2008 | B2 |
7345361 | Mallik et al. | Mar 2008 | B2 |
7361987 | Leal | Apr 2008 | B2 |
7372151 | Fan et al. | May 2008 | B1 |
7405102 | Lee et al. | Jul 2008 | B2 |
7420272 | Huemoeller et al. | Sep 2008 | B1 |
7429786 | Kamezos et al. | Sep 2008 | B2 |
7459202 | Magera et al. | Dec 2008 | B2 |
7459781 | Yang et al. | Dec 2008 | B2 |
7548430 | Huemoeller et al. | Jun 2009 | B1 |
7550857 | Longo et al. | Jun 2009 | B1 |
7623733 | Hirosawa | Nov 2009 | B2 |
7633765 | Scanlan et al. | Dec 2009 | B1 |
7642133 | Wu et al. | Jan 2010 | B2 |
7671457 | Hiner et al. | Mar 2010 | B1 |
7675131 | Derderian | Mar 2010 | B2 |
7750454 | Carson et al. | Jul 2010 | B2 |
7777351 | Berry et al. | Aug 2010 | B1 |
7781883 | Sri-Jayantha et al. | Aug 2010 | B2 |
7825520 | Longo et al. | Nov 2010 | B1 |
7902660 | Lee et al. | Mar 2011 | B1 |
7928562 | Arvelo et al. | Apr 2011 | B2 |
7948095 | Ng et al. | May 2011 | B2 |
7960827 | Miller et al. | Jun 2011 | B1 |
7982298 | Kang et al. | Jul 2011 | B1 |
7993983 | Lin | Aug 2011 | B1 |
8003515 | Meyer et al. | Aug 2011 | B2 |
8004095 | Shim et al. | Aug 2011 | B2 |
8008770 | Lin et al. | Aug 2011 | B2 |
8035123 | Yan et al. | Oct 2011 | B2 |
8058726 | Jin et al. | Nov 2011 | B1 |
8067268 | Carson et al. | Nov 2011 | B2 |
8106500 | Chow | Jan 2012 | B2 |
8222538 | Yoshida et al. | Jul 2012 | B1 |
8258015 | Chow et al. | Sep 2012 | B2 |
8269348 | Fazelpour | Sep 2012 | B2 |
8288201 | Pagaila | Oct 2012 | B2 |
8341835 | Huemoeller et al. | Jan 2013 | B1 |
8471154 | Yoshida et al. | Jun 2013 | B1 |
8471376 | Liou et al. | Jun 2013 | B1 |
8471394 | Jang et al. | Jun 2013 | B2 |
8508954 | Kwon et al. | Aug 2013 | B2 |
8536462 | Darveaux et al. | Sep 2013 | B1 |
8552556 | Kim et al. | Oct 2013 | B1 |
8604615 | Lee et al. | Dec 2013 | B2 |
8624374 | Ding et al. | Jan 2014 | B2 |
8643163 | Shim et al. | Feb 2014 | B2 |
8674513 | Yu et al. | Mar 2014 | B2 |
8759147 | Choi et al. | Jun 2014 | B2 |
8773866 | Jin et al. | Jul 2014 | B2 |
8829678 | Lee et al. | Sep 2014 | B2 |
8946883 | Kim et al. | Feb 2015 | B2 |
8981550 | Park et al. | Mar 2015 | B2 |
9000586 | Do et al. | Apr 2015 | B2 |
9012789 | Yoshida et al. | Apr 2015 | B1 |
9048125 | Paek et al. | Jun 2015 | B2 |
9064718 | Muniandy et al. | Jun 2015 | B1 |
20020011657 | Saito | Jan 2002 | A1 |
20020017712 | Bessho et al. | Feb 2002 | A1 |
20020060361 | Sasaki | May 2002 | A1 |
20020061642 | Haji et al. | May 2002 | A1 |
20020066952 | Taniguchi et al. | Jun 2002 | A1 |
20020117743 | Nakatani | Aug 2002 | A1 |
20020135057 | Kurita | Sep 2002 | A1 |
20020195697 | Mess et al. | Dec 2002 | A1 |
20030025199 | Wu et al. | Feb 2003 | A1 |
20030128096 | Mazzochette | Jul 2003 | A1 |
20030141582 | Yang et al. | Jul 2003 | A1 |
20030197284 | Khiang et al. | Oct 2003 | A1 |
20040036183 | Im et al. | Feb 2004 | A1 |
20040063246 | Kamezos | Apr 2004 | A1 |
20040113260 | Sunohara | Jun 2004 | A1 |
20040145044 | Sugaya et al. | Jul 2004 | A1 |
20040159462 | Chung et al. | Aug 2004 | A1 |
20040165362 | Farnworth | Aug 2004 | A1 |
20040262774 | Kang et al. | Dec 2004 | A1 |
20050056928 | Kwon et al. | Mar 2005 | A1 |
20050062154 | Duchesne et al. | Mar 2005 | A1 |
20050133928 | Howard et al. | Jun 2005 | A1 |
20050133932 | Pohl et al. | Jun 2005 | A1 |
20050134507 | Dishongh et al. | Jun 2005 | A1 |
20050139985 | Takahashi | Jun 2005 | A1 |
20050242425 | Leal et al. | Nov 2005 | A1 |
20060192301 | Leal et al. | Aug 2006 | A1 |
20060208351 | Poo et al. | Sep 2006 | A1 |
20060231958 | Yang | Oct 2006 | A1 |
20060258044 | Meyer et al. | Nov 2006 | A1 |
20070059866 | Yang et al. | Mar 2007 | A1 |
20070064395 | Chen et al. | Mar 2007 | A1 |
20070069389 | Wollanke et al. | Mar 2007 | A1 |
20070080757 | Yahata et al. | Apr 2007 | A1 |
20070126085 | Kawano et al. | Jun 2007 | A1 |
20070132104 | Farnworth et al. | Jun 2007 | A1 |
20070273049 | Khan et al. | Nov 2007 | A1 |
20070281471 | Hurwitz et al. | Dec 2007 | A1 |
20070287265 | Hatano et al. | Dec 2007 | A1 |
20070290376 | Zhao et al. | Dec 2007 | A1 |
20080105967 | Yang et al. | May 2008 | A1 |
20080128884 | Meyer et al. | Jun 2008 | A1 |
20080142960 | Leal | Jun 2008 | A1 |
20080175939 | Danovitch et al. | Jul 2008 | A1 |
20080182363 | Amrine et al. | Jul 2008 | A1 |
20080230887 | Sun et al. | Sep 2008 | A1 |
20080246133 | Derderian | Oct 2008 | A1 |
20080290492 | Chung et al. | Nov 2008 | A1 |
20080290496 | Park | Nov 2008 | A1 |
20090008765 | Yamano et al. | Jan 2009 | A1 |
20090051025 | Yang et al. | Feb 2009 | A1 |
20090085201 | Mathew | Apr 2009 | A1 |
20090243073 | Carson et al. | Oct 2009 | A1 |
20090289343 | Chiu et al. | Nov 2009 | A1 |
20090309206 | Kim et al. | Dec 2009 | A1 |
20100007002 | Pendse | Jan 2010 | A1 |
20100007032 | Gallegos | Jan 2010 | A1 |
20100020503 | Beaumier et al. | Jan 2010 | A1 |
20100130000 | Sutou et al. | May 2010 | A1 |
20100140772 | Lin et al. | Jun 2010 | A1 |
20100140779 | Lin et al. | Jun 2010 | A1 |
20100144091 | Kawano et al. | Jun 2010 | A1 |
20100167451 | Derderian | Jul 2010 | A1 |
20100181665 | Casey et al. | Jul 2010 | A1 |
20100208432 | Bhagwagar et al. | Aug 2010 | A1 |
20100327439 | Hwang et al. | Dec 2010 | A1 |
20110031598 | Lee et al. | Feb 2011 | A1 |
20110057327 | Yoshida et al. | Mar 2011 | A1 |
20110062592 | Lee et al. | Mar 2011 | A1 |
20110062602 | Ahn et al. | Mar 2011 | A1 |
20110068427 | Paek et al. | Mar 2011 | A1 |
20110068478 | Pagaila | Mar 2011 | A1 |
20110084382 | Chen et al. | Apr 2011 | A1 |
20110204505 | Pagaila et al. | Aug 2011 | A1 |
20110227223 | Wu et al. | Sep 2011 | A1 |
20110233782 | Chang et al. | Sep 2011 | A1 |
20110237026 | Farooq | Sep 2011 | A1 |
20110254156 | Lin | Oct 2011 | A1 |
20120056329 | Pagaila et al. | Mar 2012 | A1 |
20120061855 | Do et al. | Mar 2012 | A1 |
20120069683 | Kamata et al. | Mar 2012 | A1 |
20120088332 | Lee et al. | Apr 2012 | A1 |
20120094443 | Pratt et al. | Apr 2012 | A1 |
20120119388 | Cho | May 2012 | A1 |
20120153453 | Ankireddi et al. | Jun 2012 | A1 |
20120168917 | Yim et al. | Jul 2012 | A1 |
20120178218 | Bauer et al. | Jul 2012 | A1 |
20120326307 | Jeong et al. | Dec 2012 | A1 |
20120326324 | Lee et al. | Dec 2012 | A1 |
20130017643 | Lin et al. | Jan 2013 | A1 |
20130032947 | Park | Feb 2013 | A1 |
20130037942 | Hwang et al. | Feb 2013 | A1 |
20130040427 | Hu et al. | Feb 2013 | A1 |
20130052775 | Kim et al. | Feb 2013 | A1 |
20130062786 | Leung et al. | Mar 2013 | A1 |
20130075924 | Lin et al. | Mar 2013 | A1 |
20130078765 | Lin et al. | Mar 2013 | A1 |
20130078915 | Zhao et al. | Mar 2013 | A1 |
20130082399 | Kim et al. | Apr 2013 | A1 |
20130134559 | Lin et al. | May 2013 | A1 |
20130134582 | Yu | May 2013 | A1 |
20130168849 | Scanlan | Jul 2013 | A1 |
20130175702 | Choi et al. | Jul 2013 | A1 |
20130214402 | Park et al. | Aug 2013 | A1 |
20130241039 | Choi et al. | Sep 2013 | A1 |
20130309814 | Too et al. | Nov 2013 | A1 |
20130320517 | Shirley | Dec 2013 | A1 |
20130328192 | Lee et al. | Dec 2013 | A1 |
20140048906 | Shim et al. | Feb 2014 | A1 |
20140061893 | Saeidi et al. | Mar 2014 | A1 |
20140077366 | Kim et al. | Mar 2014 | A1 |
20140084456 | Kang et al. | Mar 2014 | A1 |
20140124949 | Paek | May 2014 | A1 |
20140131856 | Do | May 2014 | A1 |
20140131886 | Paek et al. | May 2014 | A1 |
20140138817 | Paek et al. | May 2014 | A1 |
20140210109 | Tanaka et al. | Jul 2014 | A1 |
20140217619 | Zhao et al. | Aug 2014 | A1 |
20140246779 | Lin et al. | Sep 2014 | A1 |
20140264933 | Yu et al. | Sep 2014 | A1 |
20140284785 | Sung et al. | Sep 2014 | A1 |
20140319661 | Pagaila | Oct 2014 | A1 |
20150021791 | Park | Jan 2015 | A1 |
20150125993 | Lee et al. | May 2015 | A1 |
20150137384 | Huemoeller et al. | May 2015 | A1 |
20160322317 | Paek et al. | Nov 2016 | A1 |
Number | Date | Country |
---|---|---|
05-109975 | Apr 1993 | JP |
05-136323 | Jun 1993 | JP |
07-017175 | Jan 1995 | JP |
08-190615 | Jul 1996 | JP |
10-334205 | Dec 1998 | JP |
2001-118947 | Oct 1999 | JP |
2005-333052 | Dec 2005 | JP |
2006-073622 | Mar 2006 | JP |
2007-043090 | Feb 2007 | JP |
10-1997-005712 | Apr 1997 | KR |
20-0412028 | Mar 2006 | KR |
1020060050579 | May 2006 | KR |
10-0787894 | Dec 2007 | KR |
10-2009-0100895 | Sep 2009 | KR |
10-0990939 | Nov 2010 | KR |
10-1056749 | Aug 2011 | KR |
1020120053332 | May 2012 | KR |
10-1151258 | Jun 2012 | KR |
1020130092208 | Aug 2013 | KR |
Entry |
---|
Office Action corresponding to Korean Patent Application No. 10-2012-0061321, 5 pages, dated Jun. 13, 2013. |
Office Action corresponding to Korean Patent Application No. 10-2012-0015799, 4 pages, dated May 7, 2013.Office Action corresponding to Korean Patent Application No. 10-2012-0104330,4 pages, dated Nov. 5, 2013. |
Office Action corresponding to Korean Patent Application No. 10-2012-0104330,4 pages, dated Nov. 5, 2013. |
CAD_CIM Requirements Article IMAPS, Sep./Oct. 1994. |
IBM Technical Disclosure Bulletin, “Microstructure Solder Mask by Means of a Laser”, vol. 36, Issue 11, p. 589, Nov. 1, 1993. (NN9311589). |
Kim et al., “Application of Through Mold Via (TMV) as PoP base package”, 58.sup.th ECTC Proceedings, May 2008, Lake Buena Vista, FL, 6 pages, IEEE. |
Scanlan, “Package-on-package (PoP) with Through-mold Vias”, Advanced Packaging, Jan. 2008, 3 pages, vol. 17, Issue 1, PennWell Corporation. |
Nicholls et al., “Methods and Structures for Increasing the Allowable Die Size in TMV Packages,” U.S. Appl. No. 13/398,646, filed Feb. 16, 2012. |
Nicholls et al., “Methods and Structures for Increasing the Allowable Die Size in TMV Packages,” U.S. Appl. No. 61/444,306, filed Feb. 18, 2011. |
Huemoeller et al., “Build Up Motherboard Fabrication Method and Structure”, U.S. Appl. No. 11/824,395, filed Jun. 29, 2007. |
Hiner et al., “Printed Wiring Motherboard Having Bonded Interconnect Redistribution Mesa”, U.S. Appl. No. 10/992,371, filed Nov. 18, 2004. |
PCT, Notification of Transmittal of the International Search Report and the Written Opinion of the International Searching Authority, or the Declaration, in International application No. PCT/US13/69057 dated Apr. 4, 2014 (17 pages). |
Office Action corresponding to Korean Patent Application No. 10-2013-0132666, 10 pages, Mar. 4, 2015. |
Zohni, Wael (Invensas Corporation), Ultra high-bandwidth PoP infrastructure development, 4 pages, Nov.-Dec. 2013. |
Invensas™ BVA PoP for Mobile Computing: Untra-High 10 without TSVs, 4 pages, Jun. 26, 2012. |
Number | Date | Country | |
---|---|---|---|
20170154861 A1 | Jun 2017 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15207287 | Jul 2016 | US |
Child | 15429591 | US | |
Parent | 14719539 | May 2015 | US |
Child | 15207287 | US | |
Parent | 13863457 | Apr 2013 | US |
Child | 14719539 | US |