Thermal performance structure for semiconductor packages and method of forming same

Information

  • Patent Grant
  • 11158614
  • Patent Number
    11,158,614
  • Date Filed
    Monday, May 15, 2017
    7 years ago
  • Date Issued
    Tuesday, October 26, 2021
    2 years ago
Abstract
An embodiment device includes a first die, a second die electrically connected to the first die, and a heat dissipation surface on a surface of the second die. The device further includes a package substrate electrically connected to the first die. The package substrate includes a through-hole, and the second die is at least partially disposed in the through hole.
Description
BACKGROUND

In an aspect of integrated circuit packaging technologies, individual semiconductor dies may formed and are initially isolated. These semiconductor dies may then be bonded together, and the resulting die stack may be connected to other package components such as package substrates (e.g., interposers, printed circuit boards, and the like) using connectors on a bottom die of the die stack.


The resulting packages are known as Three-Dimensional Integrated Circuits (3DICs). Top dies of a die stack may be electrically connected to the other package components through interconnect structures (e.g., through-substrate vias (TSVs)) in bottom dies of the die stack. However, existing 3DIC packages may include numerous limitations. For example, the bonded die stack and other package components may result in a large form factor and may require complex heat dissipation features. Furthermore, existing interconnect structures (e.g., TSVs) of the bottom die may be costly to manufacture and result in long conduction paths (e.g., signal/power paths) to top dies of the die stack.





BRIEF DESCRIPTION OF THE DRAWINGS

Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.



FIGS. 1A through 1N illustrate cross-sectional views of various intermediary stages of manufacturing a semiconductor package in accordance with some embodiments;



FIGS. 2A through 2D illustrate cross-sectional views of various intermediary stages of manufacturing a semiconductor package in accordance with some alternative embodiments;



FIG. 3 illustrates a cross-sectional view a semiconductor package in accordance with some alternative embodiments; and



FIGS. 4A through 4E illustrate cross-sectional views of a semiconductor package in accordance with some alternative embodiments.





DETAILED DESCRIPTION

The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.


Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.


Various embodiments may include a plurality of first dies (e.g., memory dies) electrically connected to one or more second dies (e.g., logic dies) through first input/output (I/O) pads and redistribution layers (RDLs) formed on the second dies. The resulting die stack may be bonded to another package component such as an interposer, package substrate, printed circuit board, and the like through second I/O pads and the RDLs of the second dies. The first and second I/O pads may be formed on a same surface of the second dies. A through-hole may be formed in the other package component, and the first dies may be disposed in the through-hole. Electrical connections from the first dies to the other package components may be made through the RDLs and I/O pads. Thus, a three-dimensional integrated circuit (3DIC) such as a chip on fan-out package may be made with a relatively small form factor at a relatively low cost and having relatively short conduction paths (e.g., signal/power paths). Furthermore, one or more heat dissipation features may be independently formed on opposite surfaces of the first and/or second dies.



FIGS. 1A through 1N illustrate cross-sectional views of various intermediary stages of manufacturing an integrated circuit (IC) package 100 (see FIG. 1N) in accordance with various embodiments. FIG. 1A illustrates a plurality of dies 10. Dies 10 may include a substrate, active devices, and interconnect layers (not shown). The substrate may be a bulk silicon substrate although other semiconductor materials including group III, group IV, and group V elements may also be used. Alternatively, the substrate may be a silicon-on-insulator (SOI) substrate. Active devices such as transistors may be formed on the top surface of the substrate. Interconnect layers may be formed over the active devices and the substrate.


The interconnect layers may include an inter-layer dielectric (ILD)/inter-metal dielectric layers (IMDs) formed over the substrate. The ILD and IMDs may be formed of low-k dielectric materials having k values, for example, lower than about 4.0 or even about 2.8. In some embodiments, the ILD and IMDs comprise silicon oxide, SiCOH, and the like.


A contact layer 12 including one or more contact pads is formed over the interconnect structure and may be electrically coupled to the active devices through various metallic lines and vias in the interconnect layers. Contact pads in contact layer 12 may be made of a metallic material such as aluminum, although other metallic materials may also be used. A passivation layer (not shown) may be formed over contact layer 12 out of non-organic materials such as silicon oxide, un-doped silicate glass, silicon oxynitride, and the like. The passivation layer may extend over and cover edge portions of contact pads in contact layer 12. Openings may be formed in portions of the passivation layer that cover the contact pads, exposing at least a portion of the contact pads in contact layer 12. The various features of dies 10 may be formed by any suitable method and are not described in further detail herein. Furthermore, dies 10 may be formed in a wafer (not shown) and singulated. Functional testing may be performed on dies 10. Thus, dies 10 in FIG. 1A may include only known good dies, which have passed one or more functional quality tests.


Next, referring to FIG. 1B, dies 10 may be placed on a carrier 14. Carrier 14 may be made of a suitable material, for example, glass or a carrier tape. Dies 10 may be affixed to carrier 14 through one or more adhesive layers (not shown). The adhesive layers may be formed of any temporary adhesive material such as ultraviolet (UV) tape, wax, glue, and the like. In some embodiments, the adhesive layers may further include a die attach film (DAF), which may have optionally been formed under dies 10 prior to their placement on carrier 14.


In FIG. 1C, a molding compound 16 may be used to fill gaps between dies 10 and to cover top surfaces of dies 10. Molding compound 16 may include any suitable material such as an epoxy resin, a molding underfill, and the like. Suitable methods for forming molding compound 16 may include compressive molding, transfer molding, liquid encapsulant molding, and the like. For example, molding compound 16 may be dispensed between dies 10 in liquid form. A curing process may then be performed to solidify molding compound 16.


In FIG. 1D, a planarization process, such as a grinding process (e.g., a chemical-mechanical polish (CMP) or mechanical grinding) or etch back, may be performed on molding compound 16 to expose contact layer 12 (and any contact pads therein) on dies 10. In a top down view of dies 10 (not shown), molding compound 16 may encircle dies 10.



FIG. 1E illustrates the formation of redistribution layers (RDLs) 18 over dies 10 and molding compound 16. As illustrated by FIG. 1E, RDLs 18 may extend laterally past edges of dies 10 over molding compound 16. RDLs 18 may include interconnect structures 20 formed in one or more polymer layers 22. Polymer layers 22 may be formed of any suitable material (e.g., polyimide (PI), polybenzoxazole (PBO), benzocyclobuten (BCB), epoxy, silicone, acrylates, nano-filled pheno resin, siloxane, a fluorinated polymer, polynorbornene, and the like) using any suitable method, such as, a spin-on coating technique, and the like.


Interconnect structures 20 (e.g., conductive lines and/or vias) may be formed in polymer layers 22 and electrically connected to contact layer 12 of dies 10. The formation of interconnect structures 20 may include patterning polymer layers 22 (e.g., using a combination of photolithography and etching processes) and forming interconnect structures 20 (e.g., depositing a seed layer and using a mask layer to define the shape of interconnect structures 20) in the patterned polymer layers 22. Interconnect structures 20 may be formed of copper or a copper alloy although other metals such as aluminum, gold, and the like may also be used. Interconnect structures 20 may be electrically connected to contact pads in contact layer 12 (and as a result, active devices) in dies 10.



FIGS. 1F and 1G illustrate the formation of connectors 24 and 26 over RDLs 18. Notably, connectors 24 and 26 are formed on a same side of dies 10 (i.e., on a same surface of RDLs 18). Connectors 24 and 26 may be formed of any suitable material (e.g., copper, solder, and the like) using any suitable method. In some embodiments, the formation of connectors 24 and 26 may first include the formation of under bump metallurgies (UBMs) 24′/26′ electrically connected to active devices in dies 10 through RDLs 18. Connectors 24 and 26 may extend laterally past edges of dies 10, forming fan-out interconnect structures. Thus, the inclusion of RDLs 18 may increase the number of connectors 24 and 26 (e.g., input/output pads) connected to dies 10. The increased number of connectors 24 and 26 may allow for increased bandwidth, increased processing speed (e.g., due to shorter signaling paths), lower power consumption (e.g., due to shorter power conduction paths), and the like in subsequently formed IC packages (e.g., package 100 of FIG. 1N).


Furthermore, connectors 24 and 26 may vary in size. For example, connectors 24 may be microbumps having a pitch of about 40 μm or more while connectors 26 may be controlled collapse chip connection (C4) bumps having a pitch of about 140 μm to about 150 μm. In alternative embodiments, connectors 24 and 26 may have different dimensions. Thus, as illustrated by FIGS. 1F and 1G, connectors 24 may be formed prior to connectors 26 to allow for the size differences.


The differing sizes of connectors 24 and 26 may allow different electrical devices (e.g., having differently sized connectors) to be bonded to dies 10. For example, connectors 24 may be used to electrically connect dies 10 to one or more other device dies 28 (see FIG. 1H), and connectors 26 may be used to electrically connect dies 10 to a package substrate 30 (e.g., a printed circuit board, interposer, and the like, see FIG. 1K). Furthermore, because connectors 24 and 26 are formed on a same side of dies 10, the different electrical devices may also be bonded to a same side of dies 10. Although a particular configuration of dies 10 and RDLs 18 is illustrated, alternative configurations may be applied (e.g., having a different number of RDLs 18 and/or connectors 24/26) in alternative embodiments.


In FIG. 1H, a plurality of dies 32 may be bonded to dies 10 through connectors 24 (e.g., by reflowing connectors 24) to form die stacks 10/32. Dies 32 may be electrically connected to active devices in dies 10 through RDLs 18. In some embodiments, die stack 10/32 may include memory dies 32 (e.g., dynamic random access memory (DRAM) dies) bonded to dies 10, which may be logic dies providing control functionality for memory dies 32. In alternative embodiments, other types of dies may be included in dies stacks 10/32. Next, as illustrated in FIG. 1I, underfill 34 may be dispensed between dies 32 and RDLs 18 around connectors 24. Underfill 34 may provide support for connectors 24.



FIG. 1J illustrates the removal of carrier 14 from die stack 10/32 using any suitable method. For example, in an embodiment in which the adhesive between dies 10 and carrier 14 is formed of UV tape, dies 14 may be removed by exposing the adhesive layer to UV light. Subsequently, die stacks 10/34 may be singulated for packaging in an IC package. The singulation of die stacks 10/34 may include the use of a suitable pick-and-place tool.


Next, as illustrated by FIG. 1K, each die stack 10/32 may be bonded to a package substrate 30 through connectors 26. A reflow may be performed on connectors 26 to bond die stack 10/32 to package substrate 30. Subsequently, an underfill 46 maybe dispensed between die stack 10/32 and package substrate 30 around connectors 26. Underfill 46 may be substantially similar to underfill 34.


Package substrate 30 may be an interposer, a printed circuit board (PCB), and the like. For example, package substrate 30 may include a core and one or more build-up layers disposed on either side of the core (not shown). Interconnect structures 38 (e.g., conductive lines, vias, and/or through vias) may be included in package substrate 30 to provide functional electrical purposes such as power, ground, and/or signal layers. Other configurations of package substrate 30 may also be used.


Furthermore, package substrate 30 may include a through hole 36, which may be formed in package substrate 30 using an suitable method. For example, through hole 36 may be formed using a laser drilling process. The configuration of package substrate 30 may be designed so that active interconnect structures 38 (e.g., power, ground, and/or signal layers) may be routed to avoid through hole 36. Thus, through hole 36 may not substantially interfere with the functionality of package substrate 30.


When die stack 10/34 is bonded to package substrate 30, dies 32 may be disposed, at least partially, in through hole 36. Thus, the bonded structure may advantageously have a relatively small form factor and higher bandwidth. Furthermore, dies 32 may be electrically connected to package substrate 30 through RDLs 18 and connectors 24/26. In some embodiments, dies 10 may include fewer or be substantially free of through-substrate vias (TSVs) for electrically connecting dies 32 to package substrate 30. The reduced number of TSVs may lower the cost of manufacturing dies 10.


In a top down view of package 100 (as illustrated by FIG. 1L), package substrate 30 may encircle die stack 10/32. Dies 32 may be disposed in through hole 36. Although through hole 36 is illustrated as being centrally located in package substrate 30, through-hole 36 may be disposed in other portions of package substrate 30 depending on package configuration.


Next, referring to FIG. 1M, a heat dissipation feature 40 is disposed over die 10. Heat dissipation feature 40 may be disposed on a surface of die 10 opposite RDLs 18, connectors 24, and dies 32. Heat dissipation feature 40 may be a contour lid having a high thermal conductivity, for example, between about 200 watts per meter kelvin (W/m·K) to about 400 W/m·K or more, and may be formed using a metal, a metal alloy, and the like. For example, heat dissipation feature 40 may comprise metals and/or metal alloys such as Al, Cu, Ni, Co, combinations thereof, and the like. Heat dissipation feature 40 may also be formed of a composite material, for example silicon carbide, aluminum nitride, graphite, and the like. In some embodiments, heat dissipation feature 40 may also extend over surfaces of molding compound 16.


Compared to conventional 3DICs, where package substrate 30 and dies 32 would be disposed on opposing sides of die 10, package 100 provides die 10 with a surface 10′, which may not be used to electrically connect to dies 32 or substrate 30. Thus, heat dissipation feature 40 may be directly disposed on surface 10′ of die 10 for improved heat dissipation.


Interfacing material 42 may be disposed between heat dissipation features 40 and die 10/molding compound 16. Interfacing material 42 may include a thermal interface material (TIM), for example, a polymer having a good thermal conductivity, which may be between about 3 watts per meter kelvin (W/m·K) to about 5 W/m·K or more. Because the TIM may have good thermal conductivity, the TIM may be disposed directly between (e.g., contacting) die 10 and heat dissipation feature 40. Furthermore, interfacing material 42 may also include an adhesive (e.g., an epoxy, silicon resin, and the like) for affixing heat dissipation lid 40 to die 10/molding compound 16. The adhesive used may have a better adhering ability and a lower thermal conductivity than a TIM. For example, the adhesive used may have a thermal conductivity lower than about 0.5 W/m·K. As such, the adhesive portions of interfacing material 42 may be disposed over areas having lower thermal dissipation needs (e.g., over surfaces of molding compound 16).


After the attachment of heat dissipation feature 40, a marking process (e.g., laser marking) may be performed to mark package 100. Furthermore, as illustrated by FIG. 1N, connectors 44 (e.g., ball grid array (BGA) balls) disposed on a surface of package substrate 40 opposite connectors 26 and die 10. Connectors 44 may be used to electrically connect package 100 to a motherboard (not shown) or another device component of an electrical system.



FIG. 1N illustrates a completed package 100. Because dies 32 is disposed in a through hole 36 of package substrate 30, package 100 may have a relatively small form factor and higher bandwidth. The inclusion of RDL 18 may allow for a greater number of I/O pads for die stack 10/32, which allows various performance advantages such as increased speed, lower power consumption, and the like. Furthermore, package substrate 30 and dies 32 may be disposed on a same side of die 10, allowing heat dissipation feature 40 to be directly disposed on a surface of die 10 for improved heat dissipation.



FIGS. 2A through 2D illustrates various intermediary steps of manufacturing package 100 in accordance with alternative embodiments. FIG. 2A illustrates a plurality of dies 10 having an RDL 18 and connectors 24/26 formed over dies 10. The various features illustrated in FIG. 2A may be formed using substantially the same steps and be substantially similar to the features formed in FIGS. 1A through 1J where like reference numerals represent like elements. Thus, detailed description of the features and their formation is omitted for brevity. However, as illustrated by FIG. 2A, dies 10 (including RDL 18 and connectors 24/26) may be detached from a carrier (e.g., carrier 14) prior to the bonding of one or more dies 32 on dies 10.



FIG. 2B illustrates the singulation of dies 10 (e.g., along scribe lines using a suitable pick and place tool) and the attachment of dies 10 to package substrate 30 through connectors 26. Connectors 24 of die 10 may be aligned with through hole 36 of package substrate 30. Notably, die 10 may be bonded to package substrate 30 prior to the attachment of dies 32. FIG. 2C illustrates the formation of various other features of package 100. For example, a reflow may be performed on connectors 26 and underfill 46 may be dispensed around connectors 26. Connectors 44 may be attached to a surface of package substrate 30 opposite die 10. Furthermore, a heat dissipation feature 40 may be disposed over die 10/molding compound 16. An interfacing material 42 (e.g., including a TIM and/or adhesive material) may be disposed between heat dissipation feature 40 and die 10/molding compound 16.


Subsequently, functional tests may be performed on package 100 prior to the attachment of dies 32. For example, electrical connections between die 10 and package substrate 30 may be tested. If package 100 passes the tests, dies 32 may be attached to package 100 through connectors 24 as illustrated by FIG. 2D. By performing functional tests on package 100 prior to the attachment of dies 32, dies 32 may be attached to only to known good packages. Packages that fail the functional tests may not have dies 32 attached thereto. Thus, cost savings may be incurred by avoiding attachment of dies 32 to failed packages.


Dies 32 may be disposed in through hole 36 of package substrate. Attaching dies 32 may include flipping package 100 (e.g., so that connectors 24 face upwards) and aligning dies 32 in through hole 36. A reflow may be performed on connectors 24 (e.g., to electrically connect dies 32 to die 10/package substrate 30), an underfill may be dispensed around connectors 24. Thus, an alternative manufacturing process may be used to form package 100.



FIG. 3 illustrates a cross-sectional view of a package 200 in accordance with various alternative embodiments. Package 200 may be substantially similar to the package 100 where like reference numerals represent like elements. However, heat dissipation feature 40 may include a contour ring portion 40′, which may extend past die 10 and RDLs 18 to a top surface of package substrate 30. In a top down view of package 200 (not shown), contour ring portion 40′ may encircle die 10. Contour ring portion 40′ may be formed of substantially similar materials as the remainder of heat dissipation lid 40 (e.g., a high Tk material) and provide additional heat dissipation for package 200. Contour ring portion 40′ may be attached to package substrate 30 using any suitable method such as an adhesive layer 42′ disposed between contour ring portion 40′ and package substrate 30.



FIGS. 4A through 4E illustrate cross-sectional views of a package 300 in accordance with various alternative embodiments. Package 300 may be substantially similar to the package 100 where like reference numerals represent like elements. However, package 300 may further include a second heat dissipation feature 50 on dies 32. Heat dissipation feature 50 may be substantially similar to heat dissipation feature 40, and heat dissipation feature 50 may be attached an opposite surface of dies 32 as connectors 24/RDL 18 using any suitable method (e.g., adhesive). Interfacing material 48, which may be substantially similar to interfacing material 42, may be disposed between heat dissipation feature 50 and dies 32. The attachment of heat dissipation feature 50 may be performed at any point in the manufacturing process, for example, after dies 32 and/or substrate 30 is bonded to die 10. Heat dissipation feature 50 allows for improved heat dissipation in package 300 (specifically dies 32). Furthermore, the inclusion of two separate heat dissipation features 40 and 50 allow for each heat dissipation feature to be relatively simplistic in design while still providing sufficient heat dissipation in package 300.


The configuration of heat dissipation feature 50 may vary in different embodiments. For example, heat dissipation feature 50 may (as illustrated by FIGS. 4B and 4C) or may not (as illustrated by FIG. 4A) extend over portions of package substrate 30. In embodiments where heat dissipation feature 50 does extend over portions of substrate 30, interfacing material 48 may also be disposed between substrate 30 and heat dissipation feature 50. Furthermore, the shape of heat dissipation feature 50 may vary both in a cross-sectional view (as illustrated by FIGS. 4A through 4C) and top down views (as illustrated by FIGS. 4D and 4E). The shape of heat dissipation feature 50 may be selected based on various criteria such as heat dissipation requirements of package 300, manufacturing costs, the configuration of other device components (e.g., contacts 44) on package substrate 30/dies 32, and the like. For example, in a top down view, the shape and size of heat dissipation feature 50 may be selected so as to avoid other elements disposed on a surface of package substrate 30.


Thus, as described above, a package may be formed have a first die (e.g., a logic die) and RDLs disposed over the first die. One or more second dies (e.g., memory dies) may be electrically connected to the first die through the RDLs. The resulting die stack may be bonded to a package substrate (e.g., a printed circuit board) where electrical connections from the second dies to the package substrate may be made through the RDLs and the first die. The package substrate and the second dies may be connected to a same side of the first die. The package substrate may include a through hole, and the second dies may be disposed in the through hole. One or more heat dissipation features may be disposed on the first die and/or the second dies. Thus, the resulting package structure may have a relatively thin form factor, relatively simplistic heat dissipation features (e.g., having a simple design) while still maintaining thermal performance, improved bandwidth (e.g., do the thin form factor), improved speed (e.g., due to shorter signaling paths), improved power characteristics (e.g., due to shorter conductive lines to power/ground layers), and the like.


In accordance with an embodiment, a device includes a first die, a second die electrically connected to the first die, and a heat dissipation surface on a surface of the second die. The device further includes a package substrate electrically connected to the first die. The package substrate includes a through-hole, and the second die is at least partially disposed in the through hole.


In accordance with another embodiment, a device includes a first die and one or more redistribution layers (RDLs) on a first surface of the first die. A first plurality of connectors on a surface of the one or more RDLs, and one or more second dies bonded to the first die through the first plurality of connectors. A second plurality of connectors on the surface of the one or more RDLs, and a package substrate bonded to the first die through the second plurality of connectors. The device further includes a first heat dissipation feature on a second surface of the first die opposite the first surface and a second heat dissipation feature on a surface of the one or more second dies.


In accordance with yet another embodiment, a method includes forming first connectors on a first side of a first die and bonding a second die to the first die using the first connectors. The method further includes forming second connectors on the first side of the first die, bonding a package substrate to the first die using the second connectors, and attaching a heat dissipation feature to a surface of the second die. The package substrate includes a through hole, and the second die is disposed at least partially in the through hole.


In accordance with an embodiment, a method includes forming first connectors on a first side of a first die, bonding a second die to the first die using the first connectors, and forming second connectors on the first side of the first die. The second connectors have a different pitch than the first connectors. The method further includes bonding a package substrate to the first die using the second connectors. The package substrate includes a through hole, and the second die is at least partially disposed in the through hole. The method further includes attaching a first heat dissipation feature to a surface of the second die.


In accordance with an embodiment, a method includes forming a first plurality of connectors on a first surface of a first package component. The first package component includes a first die. The method further includes bonding a package substrate to the first plurality of connectors. A through hole extends through the package substrate. The method further includes bonding one or more second dies to the first package component using a second plurality of connectors. The second plurality of connectors is disposed on the first surface of the first package component, and the one or more second dies is disposed at least partially in the through hole. The method further includes attaching a first heat dissipation feature to the first die and attaching a second heat dissipation feature to the one or more second dies. The first heat dissipation feature is disposed on an opposing side of the first die as the package substrate. The second heat dissipation feature includes a first portion directly attached to the one or more second dies by a first interfacing material and a second portion directly attached to a second surface of the package substrate opposite the first package component by a second interfacing material. A third connector is disposed adjacent the second portion of the second heat dissipation feature on the second surface of the package substrate.


In accordance with an embodiment, a method includes bonding a package substrate to a first package component using a first plurality of connectors disposed on a surface of the first package component. The first package component includes a first die. The method further includes bonding one or more second dies to the first package component using a second plurality of connectors disposed on the surface of the first package component. The one or more second dies is disposed at least partially in a through hole extending through the package substrate. The method further includes attaching a first heat dissipation feature to the first die and attaching a second heat dissipation feature to the one or more second dies. The second heat dissipation feature includes a first portion disposed at least partially in the through hole and a second portion outside of the through hole. The first portion is disposed between the second portion and the one or more second dies. The first portion protrudes from the second portion. A substantially level top surface of the second portion is directly attached to a surface of the package substrate by an interfacing material, and the substantially level top surface of the second portion extends continuously from a sidewall of the second portion to a sidewall of the first portion


The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

Claims
  • 1. A method comprising: forming first connectors on a first side of a first die, wherein forming the first connectors comprise forming a solder region on the first side of the first die;after forming the first connectors, bonding a second die to the first die by directly contacting the second die to the solder regions of the first connectors;forming second connectors on the first side of the first die, wherein the second connectors have a different pitch than the first connectors;bonding a package substrate to the first die using the second connectors, wherein the package substrate comprises a through hole, and wherein the second die is at least partially disposed in the through hole;dispensing a first underfill around the first connectors;dispensing a second underfill around the second connectors, wherein the second underfill is physically separate from the first underfill, and wherein a virtual line parallel to a major surface of the first die extends through the second underfill and the second die, wherein the first underfill and the second underfill are disposed on a same surface as the first connectors and the second connectors, and wherein a first fillet of the first underfill extends further from the same surface than a second fillet of the second underfill; andattaching a first heat dissipation feature to a surface of the second die.
  • 2. The method of claim 1, wherein bonding the second die to the first die using the first connectors is performed before bonding the package substrate to the first die using the second connectors.
  • 3. The method of claim 1, wherein bonding the second die to the first die using the first connectors is performed after bonding the package substrate to the first die using the second connectors.
  • 4. The method of claim 1, further comprising: encapsulating the first die in a molding compound; andforming redistribution layers on the first side of the first die, wherein the redistribution layers electrically connect the first connectors and the second connectors to the first die.
  • 5. The method of claim 1 further comprising attaching a second heat dissipation feature to a second side of the first die opposite the first side.
  • 6. The method of claim 1 further comprising attaching the first heat dissipation feature to a surface of the package substrate opposite the first die.
  • 7. The method of claim 6 further comprising disposing a solder region on the surface of the package substrate, wherein the solder region is adjacent the first heat dissipation feature.
  • 8. A method comprising: forming a first plurality of connectors on a first surface of a first package component, wherein the first package component comprises a first die;bonding a package substrate to the first plurality of connectors, wherein a through hole extends through the package substrate;bonding one or more second dies to the first package component using a second plurality of connectors, wherein the second plurality of connectors is disposed on the first surface of the first package component, and wherein the one or more second dies is disposed at least partially in the through hole;dispensing a first underfill around the first plurality of connectors; anddispensing a second underfill around the second plurality of connectors, wherein the second underfill is physically separate from the first underfill, wherein the first underfill and the second underfill are disposed on a same surface of the first package component, and wherein a first fillet of the first underfill extends further from the same surface of the first package component than a second fillet of the second underfill;attaching a first heat dissipation feature to the first die, wherein the first heat dissipation feature is disposed on an opposing side of the first die as the package substrate; andattaching a second heat dissipation feature to the one or more second dies, wherein the second heat dissipation feature comprises:a first portion directly attached to the one or more second dies by a first interfacing material; anda second portion directly attached to a second surface of the package substrate opposite the first package component by a second interfacing material, and wherein a third connector is disposed adjacent the second portion of the second heat dissipation feature on the second surface of the package substrate.
  • 9. The method of claim 8, wherein the first plurality of connectors have a different size than the second plurality of connectors.
  • 10. The method of claim 8, wherein the third connector comprises a solder region.
  • 11. The method of claim 8, wherein the first die is encapsulated in a molding compound, and wherein one or more redistribution layers electrically connect the first plurality of connectors and the second plurality of connectors to the first die.
  • 12. The method of claim 8, wherein the first heat dissipation feature and the second heat dissipation feature have different shapes in a cross-sectional view.
  • 13. A method comprising: bonding a package substrate to a first package component using a first plurality of connectors disposed on a surface of the first package component, wherein the first package component comprises a first die;bonding one or more second dies to the first package component using a second plurality of connectors disposed on the surface of the first package component, the one or more second dies is disposed at least partially in a through hole extending through the package substrate;attaching a first heat dissipation feature to the first die;attaching a second heat dissipation feature to the one or more second dies, wherein the second heat dissipation feature comprises: a first portion disposed at least partially in the through hole, wherein the first portion is physically separated from a sidewall of the package substrate by a gap; anda second portion outside of the through hole, wherein the first portion is disposed between the second portion and the one or more second dies, wherein the first portion protrudes from the second portion, wherein a substantially level top surface of the second portion is attached to a surface of the package substrate opposite the first package component by an interfacing material, the interfacing material extends continuously from the second portion to the surface of the package substrate, wherein the substantially level top surface of the second portion extends continuously from a sidewall of the second portion to a sidewall of the first portion, and wherein the gap physically separating the first portion from the sidewall of the package substrate extends to the substantially level top surface of the second portion; andcontacting a solder region to the surface of the package substrate, the solder region extends further from the surface of the package substrate than the second heat dissipation feature.
  • 14. The method of claim 13, wherein the first heat dissipation feature is disposed on an opposing side of the first die as the package substrate.
  • 15. The method of claim 13, wherein the second portion is wider than the first portion.
  • 16. The method of claim 13, wherein the first heat dissipation feature and the second heat dissipation feature are disposed on opposing sides of the first package component.
  • 17. The method of claim 13, wherein first plurality of connectors are formed at a different time than the second plurality of connectors.
  • 18. The method of claim 13, wherein a surface of the second heat dissipation feature opposite the one or more second dies is non-planar.
PRIORITY CLAIM AND CROSS-REFERENCE

This application is a divisional of U.S. patent application Ser. No. 14/181,367, filed on Feb. 14, 2014, entitled “Thermal Performance Structure for Semiconductor Packages and Method of Forming Same,” which relates to the following co-pending and commonly assigned patent application: U.S. patent application Ser. No. 14/181,305, filed Feb. 14, 2014, entitled “Substrate Design for Semiconductor Packages and Method of Forming Same,” which applications are hereby incorporated herein by reference.

US Referenced Citations (178)
Number Name Date Kind
4728751 Canestaro et al. Mar 1988 A
4811082 Jacobs et al. Mar 1989 A
4990462 Sliwa, Jr. Feb 1991 A
5075253 Sliwa, Jr. Dec 1991 A
5380681 Hsu Jan 1995 A
5481133 Hsu Jan 1996 A
5818404 Lebby et al. Oct 1998 A
5895978 Palagonia Apr 1999 A
5977640 Bertin et al. Nov 1999 A
6002177 Gaynes et al. Dec 1999 A
6025648 Takahashi et al. Feb 2000 A
6187678 Gaynes et al. Feb 2001 B1
6229216 Ma et al. May 2001 B1
6236115 Gaynes et al. May 2001 B1
6271059 Bertin et al. Aug 2001 B1
6271469 Ma et al. Aug 2001 B1
6279815 Correia et al. Aug 2001 B1
6355501 Fung et al. Mar 2002 B1
6434016 Zeng et al. Aug 2002 B2
6448661 Kim et al. Sep 2002 B1
6461895 Liang et al. Oct 2002 B1
6562653 Ma et al. May 2003 B1
6570248 Ahn et al. May 2003 B1
6600222 Levardo Jul 2003 B1
6603072 Foster et al. Aug 2003 B1
6607938 Kwon et al. Aug 2003 B2
6661085 Kellar et al. Dec 2003 B2
6762076 Kim et al. Jul 2004 B2
6790748 Kim et al. Jul 2004 B2
6791195 Urushima Sep 2004 B2
6879041 Yamamoto et al. Apr 2005 B2
6887769 Kellar et al. May 2005 B2
6908565 Kim et al. Jun 2005 B2
6908785 Kim Jun 2005 B2
6921968 Chung Jul 2005 B2
6924551 Rumer et al. Aug 2005 B2
6943067 Greenlaw Sep 2005 B2
6946384 Kloster et al. Sep 2005 B2
6975016 Kellar et al. Dec 2005 B2
7037804 Kellar et al. Jun 2006 B2
7056807 Kellar et al. Jun 2006 B2
7087538 Staines et al. Aug 2006 B2
7098542 Hoang et al. Aug 2006 B1
7151009 Kim et al. Dec 2006 B2
7157787 Kim et al. Jan 2007 B2
7215033 Lee et al. May 2007 B2
7217994 Zhu et al. May 2007 B2
7276799 Lee et al. Oct 2007 B2
7279795 Periaman et al. Oct 2007 B2
7307005 Kobrinsky et al. Dec 2007 B2
7317256 Williams et al. Jan 2008 B2
7320928 Kloster et al. Jan 2008 B2
7345350 Sinha Mar 2008 B2
7402442 Condorelli et al. Jul 2008 B2
7402515 Arana et al. Jul 2008 B2
7410884 Ramanathan et al. Aug 2008 B2
7432592 Shi et al. Oct 2008 B2
7443030 Muthukumar et al. Oct 2008 B2
7494845 Hwang et al. Feb 2009 B2
7528494 Furukawa et al. May 2009 B2
7531890 Kim May 2009 B2
7557597 Anderson et al. Jul 2009 B2
7576435 Chao Aug 2009 B2
7632719 Choi et al. Dec 2009 B2
7659632 Tsao et al. Feb 2010 B2
7834450 Kang Nov 2010 B2
7928582 Hutto Apr 2011 B2
8063654 Rahman et al. Nov 2011 B2
8164171 Lin et al. Aug 2012 B2
8284561 Su et al. Oct 2012 B2
8361842 Yu et al. Jan 2013 B2
8519537 Jeng et al. Aug 2013 B2
8680647 Yu et al. Mar 2014 B2
8703542 Lin et al. Apr 2014 B2
8759964 Pu et al. Jun 2014 B2
8778738 Lin et al. Jul 2014 B1
8785299 Mao et al. Jul 2014 B2
8796846 Lin et al. Aug 2014 B2
8803306 Yu et al. Aug 2014 B1
8803332 Lee et al. Aug 2014 B2
8809996 Chen et al. Aug 2014 B2
8829676 Yu et al. Sep 2014 B2
8877554 Tsai et al. Nov 2014 B2
8896109 Pagaila et al. Nov 2014 B2
8933551 Chang et al. Jan 2015 B2
8970023 Chou et al. Mar 2015 B2
9129929 Lundberg Sep 2015 B2
9202782 Chuah Dec 2015 B2
9653442 Yu et al. May 2017 B2
20020003232 Ahn et al. Jan 2002 A1
20020003297 Smola et al. Jan 2002 A1
20020081755 Degani et al. Jun 2002 A1
20030035270 Shieh et al. Feb 2003 A1
20040056344 Ogawa et al. Mar 2004 A1
20040245608 Huang et al. Dec 2004 A1
20050009259 Farnworth Jan 2005 A1
20050104196 Kashiwazaki May 2005 A1
20060113653 Xiaoqi et al. Jun 2006 A1
20060145328 Hsu Jul 2006 A1
20060249828 Hong Nov 2006 A1
20070196953 Fasano et al. Aug 2007 A1
20070289127 Hurwitz et al. Dec 2007 A1
20070290319 Kim Dec 2007 A1
20080116589 Sinha Mar 2008 A1
20080150125 Braunisch Jun 2008 A1
20080157316 Yang Jul 2008 A1
20080185713 Dani Aug 2008 A1
20080185719 Cablao et al. Aug 2008 A1
20080248610 Chew et al. Oct 2008 A1
20080265434 Palaniappan et al. Nov 2008 A1
20080272477 Do et al. Nov 2008 A1
20080283992 Palaniappan et al. Nov 2008 A1
20080315372 Kuan et al. Dec 2008 A1
20090065927 Meyer Mar 2009 A1
20090121326 Kim et al. May 2009 A1
20090186446 Kwon et al. Jul 2009 A1
20090230409 Basin Sep 2009 A1
20090230531 Do et al. Sep 2009 A1
20090243065 Sugino et al. Oct 2009 A1
20090309212 Shim et al. Dec 2009 A1
20090321921 Hwang Dec 2009 A1
20100019370 Pressel et al. Jan 2010 A1
20100052135 Shim et al. Mar 2010 A1
20100102428 Lee et al. Apr 2010 A1
20100244219 Pagaila et al. Sep 2010 A1
20100244223 Cho et al. Sep 2010 A1
20100276787 Yu et al. Nov 2010 A1
20100289134 Chow et al. Nov 2010 A1
20100314749 Kurita Dec 2010 A1
20100327419 Muthukumar et al. Dec 2010 A1
20110024888 Pagaila et al. Feb 2011 A1
20110068444 Chi et al. Mar 2011 A1
20110068459 Pagaila et al. Mar 2011 A1
20110193221 Hu et al. Aug 2011 A1
20110210444 Jeng Sep 2011 A1
20110241192 Ding et al. Oct 2011 A1
20110278732 Yu et al. Nov 2011 A1
20110285005 Lin et al. Nov 2011 A1
20110291288 Wu et al. Dec 2011 A1
20110304999 Yu et al. Dec 2011 A1
20120018885 Lee et al. Jan 2012 A1
20120049352 Kang et al. Mar 2012 A1
20120075807 Refai-Ahmed Mar 2012 A1
20120286407 Choi et al. Nov 2012 A1
20130026468 Yoshimuta et al. Jan 2013 A1
20130062760 Hung et al. Mar 2013 A1
20130062761 Lin et al. Mar 2013 A1
20130082364 Wang et al. Apr 2013 A1
20130093097 Yu et al. Apr 2013 A1
20130119533 Chen et al. May 2013 A1
20130168848 Lin et al. Jul 2013 A1
20130182402 Chen et al. Jul 2013 A1
20130200529 Lin et al. Aug 2013 A1
20130203215 Hung et al. Aug 2013 A1
20130214426 Zhao et al. Aug 2013 A1
20130249532 Lin et al. Sep 2013 A1
20130307140 Huang et al. Nov 2013 A1
20140084441 Chiu Mar 2014 A1
20140091473 Len et al. Apr 2014 A1
20140131858 Pan et al. May 2014 A1
20140203429 Yu et al. Jul 2014 A1
20140210101 Lin et al. Jul 2014 A1
20140217610 Jeng Aug 2014 A1
20140225222 Yu et al. Aug 2014 A1
20140252646 Hung et al. Sep 2014 A1
20140252647 Huang et al. Sep 2014 A1
20140264930 Yu et al. Sep 2014 A1
20140353823 Park et al. Dec 2014 A1
20150061149 Lin et al. Mar 2015 A1
20150091131 Lamorey et al. Apr 2015 A1
20150187743 Yu et al. Jul 2015 A1
20150235915 Liang et al. Aug 2015 A1
20150235936 Yu et al. Aug 2015 A1
20150235989 Yu et al. Aug 2015 A1
20150235990 Cheng et al. Aug 2015 A1
20170229432 Lin et al. Aug 2017 A1
20170338177 Lin et al. Nov 2017 A1
20170345788 Pan et al. Nov 2017 A1
Foreign Referenced Citations (7)
Number Date Country
2008103536 May 2008 JP
4339309 Oct 2009 JP
20090028687 Mar 2009 KR
20090122277 Nov 2009 KR
20100119507 Nov 2010 KR
20120019091 Mar 2012 KR
20130077031 Jul 2013 KR
Non-Patent Literature Citations (4)
Entry
Kurita et al., “SMAFTI Package Technology Features Wide-Band and Large-Capacity Memory”, Innovative Common Technologies to Support State-of-the-Art Products, pp. 52-56.
Motohashi et al., “SMAFTI Package with Planarized Multilayer Interconnects”, IEEE, Electronic Components and Technology Conference, 2009, pp. 599-606.
Ranganathan, N., et al., Integration of High Aspect Ratio Tapered Silicon Via for Through-Silicon Interconnection 58th Electronic Components and Technology Conference, ECTC 2008., May 2008, pp. 859-865, IEEE, Lake Buena Vista, Florida, United States.
Kurita et al., “SMAFTI Packaging Technology for New Interconnect Hierarchy”, IEEE, NEC Electronics Corporation Sagamihara, Kanagawa, 229-1198, Japan, 2009, pp. 220-222.
Related Publications (1)
Number Date Country
20170250166 A1 Aug 2017 US
Divisions (1)
Number Date Country
Parent 14181367 Feb 2014 US
Child 15595782 US