Claims
- 1. A microelectronic package comprising:
(a) at least one lower chip; (b) a connecting element extending above said at least one lower chip and extending in at least one horizontal direction beyond said at least one lower chip; (c) a bottom plane element defining at least a portion of a bottom surface of the package below said at least one lower chip and including a plurality of terminals exposed at said bottom surface and a thermal conductor exposed at said bottom surface, said thermal conductor having area larger than the area of each of said terminals, said thermal conductor being at least partially aligned with said at least one lower chip, at least some of said terminals being electrically connected to at least some of said contacts of said at least one lower chip by said connecting element.
- 2. A package as claimed in claim 1 wherein said connecting element includes at least one dielectric layer and conductive traces extending along said at least one dielectric layer, at least some of said terminals being connected to at least some of said contacts of said least one lower chip by said traces.
- 3. A package as claimed in claim 2 further comprising at least one upper chip being disposed above said connecting element.
- 4. A package as claimed in claim 3 wherein said connecting element has a top surface, a bottom surface, top pads exposed at said top surface and bottom pads exposed at said bottom surface, at least some of said top pads being electrically connected to at least some of said bottom pads, said chips having contacts connected to said pads so that at least some contacts of said at least one lower chip are electrically connected to at least some contacts of said at least one upper chip through said connected top and bottom pads.
- 5. A package as claimed in claim 3 wherein each said lower chip is an active RF chip and at least one said upper chip includes one or more passive components.
- 6. A package as claimed in claim 3 wherein each said lower chip has a front face having contacts thereon and a rear face, and wherein the front face of each lower chip faces upwardly, towards said connecting element and the rear face of each lower chip lies in proximity to said thermal conductor.
- 7. A package as claimed in claim 2 wherein said wherein said terminals include a plurality of active terminals, and wherein said bottom plane element includes a plurality of active leads projecting upwardly from said active terminals to said connecting element.
- 8. A package as claimed in claim 7 wherein said active leads are formed integrally with said active terminals.
- 9. A package as claimed in claim 8 wherein said active leads are thicker than said traces.
- 10. A package as claimed in claim 7 wherein said bottom plane element includes one or more ground busses substantially coplanar with said thermal conductor.
- 11. A package as claimed in claim 8 further comprising ground leads formed integrally with said ground busses projecting upwardly from said ground busses to said connecting element.
- 12. A package as claimed in claim 10 wherein said ground buses are spaced laterally from said thermal conductor and said bottom plane element includes ground struts extending between said thermal conductor and said ground busses.
- 13. A package as claimed in claim 8 wherein said thermal conductor has a plurality of edges, said one or more ground busses extending alongside one or more edges of said thermal conductor, said active contacts being disposed in one or more rows alongside one or more other edges of said thermal conductor.
- 14. A microelectronic package comprising:
(a) a connecting element including a dielectric element and traces extending along said dielectric element, said connecting element having top and bottom surfaces; (b) at least one lower chip mounted to said bottom surface of said connecting element, said at least one lower chip having a surface remote from said connecting element defining a lower datum at a level below said connecting element; (c) a plurality of active terminals disposed at or below said lower datum; and (d) a plurality of active leads in the form of elongated strips extending between said active terminals and said connecting element, said active leads being connected to at least some of said traces, at least some of said active leads being thicker than said traces.
- 15. A package as claimed in claim 14 further comprising a mass of encapsulant covering said connecting element and said at least one lower chip, said active leads being embedded in said encapsulant.
- 16. A package as claimed in claim 15 wherein said mass of encapsulant defines a bottom surface at or below said lower datum, said active terminals being exposed at said bottom surface of the mass.
- 17. A package as claimed in claim 16 wherein said mass of encapsulant defines edge surfaces extending upwardly from said bottom surface, said active terminals being disposed at said edge surfaces.
- 18. A package as claimed in claim 14 further comprising at least one upper chip mounted to said top surface of said connecting element.
- 19. A package as claimed in claim 14 wherein said traces are less than 40 μm thick and said active leads are at least 50 μm thick.
- 20. A microelectronic package comprising:
(a) a connecting element including a dielectric element and traces extending along said dielectric element, said connecting element having top and bottom surfaces; (b) at least one lower chip mounted to said bottom surface of said connecting element, said at least one lower chip having a surface remote from said connecting element defining a lower datum at a level below said connecting element; (c) a plurality of terminals separate from said connecting element, said terminals being disposed at or below said lower datum; and (d) a plurality of leads extending between said terminals and said connecting element, said leads being connected to at least some of said traces.
- 21. A package as claimed in claim 20 further comprising a bottom plane dielectric layer, said terminals being attached to said bottom plane dielectric layer.
- 22. A package as claimed in claim 20 wherein said connecting element projects horizontally outwardly in at least one direction beyond said at least one lower chip.
- 23. A package as claimed in claim 22 further comprising at least one upper chip mounted to said top surface of said connecting element.
- 24. A package as claimed in claim 23 wherein said at least one upper chip is a integrated passive chip including one or more passive components, and wherein said passive chip has horizontal dimensions smaller than the horizontal dimensions of the connecting element.
- 25. A package as claimed in claim 24 wherein said at least one lower chip is an active RF chip.
- 26. A package as claimed in claim 20 further comprising a thermal conductor disposed below said lower datum and extending beneath said at least one lower chip.
- 27. A unitary metallic lead frame comprising:
(a) a plate having top and bottom surfaces and a plurality of edges; (b) one or more temporary elements; (c) a plurality of active terminals spaced horizontally from said plate, said active terminals being connected to said plate by said temporary elements; (d) a plurality of active leads projecting from said active terminals upwardly above the top surface of said plate and horizontally inwardly, toward said plate.
- 28. A lead frame as claimed in claim 27 wherein said at least a part of each temporary element is disposed horizontally further from said plate that the active terminal or terminals connected to such temporary element.
- 29. A lead frame as claimed in claim 28 wherein at least some of said active terminals are disposed in rows extending alongside at least some of said edges of said plate and said temporary connecting elements include strips extending beside said rows of active terminals so that each such row is disposed between one said strip and said plate.
- 30. A lead frame as claimed in claim 29 wherein said edges of said plate include active edges and ground edges, said at least one row of active terminals extending alongside at least one said active edge, the lead frame further comprising at least one ground bus extending alongside at least one said ground edge and spaced horizontally therefrom, and ground struts connecting each said ground bus to said plate.
- 31. A lead frame as claimed in claim 30 further comprising a plurality of ground leads projecting upwardly from at least one said ground bus and projecting horizontally inwardly toward said plate.
- 32. A lead frame comprising:
(a) a plurality of terminals; (b) vertically-extensive active leads projecting upwardly from said terminals; (c) an inductor; and (d) temporary elements physically connecting said terminals and said inductor.
- 33. A lead frame as claimed in claim 32 further comprising inductor leads projecting upwardly from said inductor, said inductor leads and said active leads having upper ends substantially coplanar with one another.
- 34. A method of making a microelectronic package comprising:
(a) assembling (i) a subassembly incorporating a connecting element with top and bottom surfaces and also incorporating one or more lower chips mounted to said bottom surface with (ii) a bottom plane element including a thermal conductor, said assembling step being performed so that said one or more lower chips overlie said thermal conductor and said connecting element is disposed above said thermal conductor and said one or more lower chips; and (b) electrically connecting said connecting element to active terminals substantially coplanar with said thermal conductor.
- 35. A method as claimed in claim 34 wherein said bottom plane element includes active leads projecting upwardly from said active terminals, whereby said connecting element is juxtaposed with said active leads in said assembling step, said electrically connecting step including electrically connecting conductive elements of said connecting element to said active leads.
- 36. A method as claimed in claim 35 wherein said step of providing said bottom plane element includes providing a unitary lead frame including said active leads, said active terminals and said thermal conductor, the method further comprising the step of disconnecting the active terminals and active leads from said thermal conductor after said assembling step.
- 37. A method as claimed in claim 36 further comprising the step of encapsulating said active leads, connecting element and chips so as to leave said active terminals and thermal conductor exposed, said disconnecting step including removing temporary elements of said lead frame after said encapsulating step.
- 38. A method of making a microelectronic package comprising:
(a) assembling
(i) a subassembly incorporating a connecting element with top and bottom surfaces and one or more lower chips mounted to said bottom surface, said one or more lower chips having surfaces remote from said connecting element defining a lower datum and (ii) a separate bottom plane element including active terminals lying at or below said lower datum; and (b) electrically connecting said connecting element to said terminals.
- 39. A method as claimed in claim 38 wherein said bottom plane element has terminal leads projecting upwardly from said terminals, said terminal leads having upper ends, and said connecting element includes a dielectric layer having traces thereon extending to lands exposed at said bottom surface, said assembling step being performed so as to engage said lands with said upper ends of said terminal leads.
- 40. A method as claimed in claim 38 wherein said bottom plane element includes an inductor, the method further comprising connecting said inductor to said connecting element.
- 41. A method as claimed in claim 38 wherein said bottom plane element includes a lead frame.
- 42. A packaged chip comprising:
(a) a bottom package element and a top package element, each said package element having an upwardly facing top surface and a downwardly facing bottom surface, each said package element including one or more dielectric layers and a plurality of conductive elements, said top package element overlying said bottom package element so as to define an interior space between said package elements, said conductive elements of said bottom package element including bottom terminals exposed at the bottom surface of said bottom package element, said conductive elements of said top package element including top terminals exposed at said top surface of said top package element; (b) one or more chips disposed in said interior space and connected to at least some of said terminals of at least one of said package elements, said conductive elements of said top package element substantially blocking radiative propagation of radio frequency energy between said one or more chips and a space above said top package element.
- 43. A packaged chip as claimed in claim 42 wherein at least some of said terminals of said top and bottom package elements are electrically connected to one another.
- 44. A packaged chip as claimed in claim 42 wherein said one or more chips include at least one chip adapted to process radio frequency analog signals.
- 45. A packaged chip as claimed in claim 42 wherein said one or more chips include at least one radio frequency power amplifier.
- 46. A packaged chip as claimed in claim 42 wherein said one or more chips includes a first chip and a second chip, each said chip having a front face with contacts thereon, a rear face and edges extending between said front and rear faces, said first and second chips being stacked in face-to-face arrangement with said rear face of said second chip facing toward one of said package elements.
- 47. A packaged chip as claimed in claim 46 wherein said faces of said second chip are larger than said faces of said first chip, said second chip extending beyond said first chip in at least one horizontal direction.
- 48. A packaged chip comprising:
(a) at least one chip having at least one edge; (b) a bottom package element and a top package element, each said package element having an upwardly facing top surface and a downwardly facing bottom surface, said top package element overlying said chip and said bottom package element so that said package elements define an interior space between them and said chip is disposed in said interior space, said conductive elements of said bottom package element including bottom terminals exposed at the bottom surface of said bottom package element, said conductive elements of said top package element including top terminals exposed at said top surface of said top package element, said chip being connected to at least some of said terminals of at least one of said package elements; and (c) leads extending from one or both of said package elements into or through said interior space, at least some of said conductive elements of said top and bottom package elements being interconnected with one another through said leads.
- 49. A packaged chip as claimed in claim 48 wherein said conductive elements on at least one of said package elements include traces and at least some of said leads are formed integrally with said traces.
- 50. A packaged chip as claimed in claim 48 wherein at least some of said leads include wire bonds.
- 51. A packaged chip as claimed in claim 48 wherein said leads include bottom leads extending between said chip and said bottom package element and top leads extending between said chip and said top package element.
- 52. A packaged chip as claimed in claim 48 wherein said leads include interconnect leads directly connecting at least some of the conductive elements of one of said package elements to at least some of the conductive elements of another one of said package elements.
- 53. A packaged chip as claimed in claim 48 further comprising interconnect pillars extending between said top and bottom package elements and interconnecting at least some of the conductive elements on said package elements with one another.
- 54. A packaged chip as claimed in claim 48 further comprising ball interconnect structures extending between said top and bottom package elements and interconnecting at least some of the conductive elements on said package elements with one another.
- 55. A packaged chip comprising:
(a) a bottom package element and a top package element, each said package element having an upwardly facing top surface and a downwardly facing bottom surface, said top package element including a plurality of conductive elements, said top chip carrier overlying said bottom chip carrier so as to define an interior space between said chip carriers, said conductive elements of said top package element including top terminals exposed at said top surface of said top package element; (b) one or more chips disposed in said interior space and connected to at least some of said terminals of at least one of said package elements; and (c) one or more chips disposed above said top package element and connected to at least some of said terminals of said top package element wherein said conductive elements of said top package element substantially block radiative propagation of radio frequency energy between said one or more chips disposed in said interior space and said one or more chips disposed above said top package element.
- 56. A packaged chip as claimed in claim 55 wherein said conductive elements of said bottom package element includes bottom terminals exposed at said bottom surface of said bottom package element.
- 57. A packaged chip as claimed in claim 55 further comprising interconnect pillars extending between said top and bottom package elements and interconnecting at least some of the conductive elements on said package elements with one another.
- 58. A packaged chip as claimed in claim 55 further comprising leads extending into or through said interior space, at least some of said conductive features of said top and bottom package elements being interconnected with one another through said leads.
- 59. A packaged chip as claimed in claim 58 wherein said leads include bottom leads extending between said second chip and said bottom package element and top leads extending between said second chip and said top package element.
- 60. A packaged chip as claimed in claim 55 further comprising a cap panel overlying said top package element and defining a top space between said cap panel and said top package element, said cap panel including conductive elements defining at least a part of an antenna.
- 61. A packaged chip as claimed in claim 60 wherein said conductive elements of said cap panel define a shield disposed between said antenna and said top space.
- 62. A packaged chip as claimed in claim 55 wherein said top and bottom package elements and said cap panel include integral portions of a unitary sheet, said unitary sheet having at least two folds therein.
- 63. An electronic assembly comprising:
(a) a first chip including a radio frequency power amplifier (RFPA); (b) at least one other chip disposed in vertically stacked relation to said first chip; (c) a package holding said chips, said package including bottom terminals adapted for mounting to a circuit panel, interconnection between said chips and shielding adapted to substantially block radiative propagation of radio frequency energy between said first chip and said at least one other chip.
- 64. An electronic assembly as claimed in claim 63 further comprising shielding between said first chip and a space external to said assembly.
- 65. An electronic assembly as claimed in claim 64 wherein said package further includes at least a portion of an antenna.
- 66. An electronic assembly as claimed in claim 63 wherein said bottom terminals are adapted for surface mounting to a circuit panel.
- 67. An electronic assembly as claimed in claim 63 wherein said shielding is adapted to shield said at least one other chip from RF energy radiated from said first chip.
- 68. A portable electronic communication device including an electronic assembly as claimed in claim 63.
- 69. A handset including a portable electronic communication device as claimed in claim 68.
- 70. A cellular mobile communication device including a handset as claimed in claim 69.
- 71. An electronic assembly comprising:
(a) a first chip including a radio frequency power amplifier (RFPA) adapted to produce at least 10 milliwatts RF power; (b) a second chip including a surface acoustic wave chip; (d) a package holding said first and second chips, said package including bottom terminals adapted for mounting to a circuit panel and shielding between said first chip and said second chip.
- 72. An electronic assembly as claimed in claim 71 further comprising shielding between said first chip and a space external to said assembly.
- 73. An electronic assembly as claimed in claim 71 wherein said package further includes at least a portion of an antenna.
- 74. An electronic assembly as claimed in claim 71 wherein said package occupies a volume of less than about 0.5 cm3.
- 75. An electronic assembly as claimed in claim 71 wherein said shielding is adapted to shield said at least one second chip from RF energy radiated from said first chip.
- 76. An electronic assembly as claimed in claim 71 wherein said bottom terminals are adapted for surface mounting to a circuit panel.
- 77. A portable electronic communication device including an electronic assembly as claimed in claim 71.
- 78. A handset including a portable electronic communication device as claimed in claim 77.
- 79. A cellular mobile communication device including a handset as claimed in claim 78.
- 80. A packaged chip comprising:
(a) at least one lower chip; and (b) a top package element extending above said at least one lower chip and extending in horizontal directions beyond said at least one lower chip, a chip of said at least one lower chip being mounted to said top package element; and (c) a plurality of leads extending downwardly from said top package element, wherein said top package element and said leads substantially block radiative propagation of radio frequency energy between said at least one lower chip and a space above said top package element.
- 81. A packaged chip as claimed in claim 80 wherein said leads form an enclosure extending around edges of said at least one lower chip such that said leads substantially block radiative propagation of radio frequency energy between said at least one lower chip and a space external to said enclosure.
- 82. A packaged chip as claimed in claim 80 wherein said leads are selected from the group consisting of pre-formed solder features, pillars, wire bonds, and leads formed integrally to a said chip carrier.
- 83. A packaged chip as claimed in claim 80 wherein at least one of said one or more lower chips includes at least one functional element selected from the group consisting of radio frequency (RF) transmitter, RF power amplifier, RF energy switch, and filter.
- 84. A packaged chip as claimed in claim 83 wherein said at least one lower chip includes a filter of the surface acoustic wave type.
- 85. A packaged chip as claimed in claim 84 further comprising one or more upper chips disposed above said package element, said one or more upper chips including at least one functional element selected from the group consisting of RF receiver, low noise amplifier, RF mixer, IF mixer, sampler, oscillator, and signal processor.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The present application is a continuation-in-part of commonly assigned, co-pending international application PCT/US02/27509, filed Aug. 28, 2002, (hereinafter, the “'509 application”) which designates the United States. Said international application claims the benefit of U.S. Provisional Patent Application No. 60/315,408 filed Aug. 28, 2001. Said international application is also a continuation-in-part of U.S. patent application Ser. No. 10/210,160, filed Aug. 1, 2002, which application also claims the benefit of said U.S. Provisional Patent Application No. 60/315,408. The present application is also a continuation-in-part of said U.S. patent application Ser. No. 10/210,160, filed Aug. 1, 2002. The present application also claims the benefit of U.S. Provisional Patent Application No. 60/449,673 filed Feb. 25, 2003 and U.S. Provisional Patent Application No. 60/462,170 filed Apr. 11, 2003. The disclosures of all of the aforesaid applications are incorporated by reference herein.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60449673 |
Feb 2003 |
US |
|
60462170 |
Apr 2003 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10210160 |
Aug 2002 |
US |
Child |
PCT/US02/27509 |
Aug 2002 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
PCT/US02/27509 |
Aug 2002 |
US |
Child |
10746810 |
Dec 2003 |
US |