Claims
- 1. A packaged semiconductor chip comprising:
(a) a first semiconductor chip having a front face, a rear face, edges bounding said faces and contacts exposed at said front surface; (b) a chip carrier having inner and outer surfaces, the inner surface of said chip carrier facing in an upward direction toward said chip, said chip carrier having a plurality of terminals and a metallic thermal conductor exposed at said outer surface, said thermal conductor having area larger than the area of each of said terminals, said thermal conductor being at least partially aligned with said chip, at least some of said terminals being electrically connected to at least some of said contacts of said chip.
- 2. A packaged chip as claimed in claim 1 wherein said front surface of said chip faces toward said thermal conductor.
- 3. A packaged chip as claimed in claim 2 further comprising an encapsulant disposed at least in part between said chip and said thermal conductor.
- 4. A packaged chip as claimed in claim 3 wherein said encapsulant includes a first encapsulant having a first thermal conductivity disposed between said first chip and said thermal conductor and a second encapsulant having a second thermal conductivity lower than said first thermal conductivity surrounding said first encapsulant.
- 5. A packaged chip as claimed in claim 4 wherein said first encapsulant includes a dielectric polymer and a thermally-conductive filler.
- 6. A packaged semiconductor chip as claimed in claim 1 wherein said thermal conductor and said terminals are movable with respect to the first chip.
- 7. A packaged semiconductor chip as claimed in claim 1 further comprising leads connected between said terminals and said contacts, each said lead including a flat metallic ribbon.
- 8. A packaged semiconductor chip as claimed in claim 1 wherein said contacts include one or more signal contacts and one or more ground contacts and power contacts, and wherein said thermal conductor is electrically connected to one or more of said ground contacts or to one or more of said power contacts.
- 9. A packaged chip as claimed in claim 1 wherein at least some of said terminals are aligned with said first chip.
- 10. A packaged chip as claimed in claim 1 wherein a portion of chip carrier projects outwardly beyond said edges of said chip and at least some of said terminals are disposed in such projecting portion.
- 11. A packaged chip as claimed in claim 1 further comprising a connecting element having conductors thereon, said first chip being disposed between said connecting element and said chip carrier and connected to said terminals of said chip carrier through said conductors of said connecting element.
- 12. A packaged chip as claimed in claim 11 wherein said rear face of said first chip faces toward said chip carrier and said front face of said faces toward said connecting element.
- 13. A packaged chip as claimed in claim 12 wherein said connecting element projects beyond said edges of said first chip.
- 14. A packaged chip as claimed in claim 1 further comprising an electrically conductive element extending above said chip.
- 15. A packaged chip as claimed in claim 14 wherein said conductive element includes a hollow can encompassing said chip, said can having a top wall extending above said first chip and having side walls extending downwardly from said top wall.
- 16. A packaged chip as claimed in claim 15 wherein said side walls of said can are attached to said inner surface of said chip carrier.
- 17. A packaged chip as claimed in claim 15 wherein said side walls of said can extend outside of the periphery of said chip carrier and are exposed at the outer surface of said chip carrier.
- 18. A packaged chip as claimed in claim 1 wherein said thermal conductor and said terminals are disposed remote from said outer surface of said chip carrier and said chip carrier has apertures therein, said thermal conductor and said terminals being exposed to said outer surface through said apertures.
- 19. An assembly comprising a packaged chip as claimed in claim 1 and a circuit panel having contact pads and a thermal conductor mounting, said chip carrier being disposed on said circuit panel with said outer face of said chip carrier facing downwardly toward said circuit panel, said terminals of said chip carrier being connected to said contact pads of said circuit panel, said thermal conductor of said chip carrier being bonded to said thermal conductor mounting of said circuit panel.
- 20. A packaged semiconductor chip comprising:
(a) a first semiconductor chip having an upwardly-facing front face, a downwardly-facing rear face, edges bounding said faces and contacts exposed at said front surface; (b) a connecting element overlying the front face of said chip and projecting outwardly beyond said edges of said chip; (c) a chip carrier extending beneath said rear surface of said chip and having a bottom surface facing downwardly away from said chip, said chip carrier having a plurality of terminals exposed at said bottom surface for connection to a circuit panel, at least some of said terminals being electrically connected to at least some of said contacts of said chip through said connecting element, said chip carrier including a thermal conductor underlying at least a portion of said rear surface of said chip in thermal communication with said rear surface, said thermal conductor being exposed at said bottom surface of said chip carrier.
- 21. A packaged chip as claimed in claim 20 wherein said thermal conductor is metallic.
- 22. A packaged chip as claimed in claim 20 wherein said thermal conductor underlies at least a major portion of the rear surface of the chip.
- 23. A packaged chip as claimed in claim 22 wherein said thermal conductor is unitary.
- 24. A packaged chip as claimed in claim 20 further comprising an electrically conductive enclosure element overlying said connecting element.
- 25. A packaged chip as claimed in claim 24 wherein said enclosure element is a hollow can having a rear wall overlying said connecting element and having side walls extending downwardly to the vicinity of said chip carrier.
- 26. An assembly comprising a packaged chip as claimed in claim 20 and a circuit panel having contact pads and a thermal conductor mounting, said chip carrier being disposed on said circuit panel with said outer face of said chip carrier facing downwardly toward said circuit panel, said terminals of said chip carrier being connected to said contact pads of said circuit panel, said thermal conductor of said chip carrier being bonded to said thermal conductor mounting of said circuit panel.
- 27. A packaged semiconductor chip comprising:
(a) a first semiconductor chip having an upwardly-facing front face, a downwardly-facing rear face, edges bounding said faces and contacts exposed at said front surface, said first semiconductor chip including active components; (b) a connecting element including passive components, said connecting element being electrically connected to at least some of said contacts, said connecting element overlying the front face of said first chip and projecting outwardly beyond said edges of said first chip; (c) a chip carrier disposed below said rear surface of said first chip, said chip carrier having a bottom surface facing downwardly away from said chip and having a plurality of terminals exposed at said bottom surface, at least some of said terminals being electrically connected to at least some of said contacts of said first chip through said connecting element.
- 28. A packaged chip as claimed in claim 27 wherein said first chip includes active semiconductor components.
- 29. A packaged chip as claimed in claim 28 wherein said passive components in said connecting element include at least one passive component selected from the group consisting of resistors and capacitors.
- 30. A packaged chip as claimed in claim 29 further comprising at least one inductor formed at least in part on said chip carrier.
- 31. A packaged chip as claimed in claim 27 further comprising an electrically conductive enclosure element overlying said connecting element.
- 32. A packaged chip as claimed in claim 31 wherein said enclosure element is a hollow can having a rear wall overlying said second semiconductor chip and having side walls extending downwardly to the vicinity of said chip carrier.
- 33. A packaged chip as claimed in claim 27 wherein said chip carrier is a sheet-like element having thickness in the vertical direction less than about 150 microns.
- 34. A packaged chip as claimed in claim 33 wherein said chip carrier includes a thermal conductor underlying at least a major portion of said rear surface of said first chip, said thermal conductor being in thermal communication with said first chip, said thermal conductor being exposed at said bottom surface of said chip carrier.
- 35. A packaged chip as claimed in claim 34 wherein said thermal conductor and said terminals are adapted for surface mounting to a circuit board.
- 36. A packaged chip as claimed in claim 27 wherein said chip carrier includes peripheral portions extending outwardly beyond the edges of said first semiconductor chip, all of said terminals being disposed in said peripheral portions.
- 37. A packaged chip as claimed in claim 27 wherein said connecting element is a second chip.
- 38. A packaged chip as claimed in claim 37 wherein said first semiconductor chip and said second semiconductor chip include different semiconductors.
- 39. A packaged chip as claimed in claim 37 wherein said second semiconductor chip has minimum feature size larger than the minimum feature size of said first semiconductor chip.
- 40. A packaged semiconductor chip as claimed in claim 27 wherein said first semiconductor chip is a radio frequency power amplification chip.
- 41. A packaged semiconductor chip comprising:
(a) a first semiconductor chip having a downwardly-facing front face, a upwardly-facing rear face, edges bounding said faces and contacts exposed at said front surface, said first semiconductor chip including active components; (b) a passive element including a plurality of passive components, said passive element having front and rear surfaces and contacts on said front surface, at least some of the contacts on said passive element being electrically connected to at least some of said contacts on said chip, said front surface of said passive element facing upwardly and confronting the front face of said first chip; (c) a chip carrier disposed below said rear surface of said passive element, said chip carrier having a bottom surface facing downwardly away from said passive element and having a plurality of terminals exposed at said bottom surface for connection to a circuit panel, at least some of said terminals being electrically connected to at least said chip, to said passive element, or both.
- 42. A packaged chip as claimed in claim 41 further comprising an electrically and thermally conductive enclosure element overlying said first chip.
- 43. A packaged chip as claimed in claim 42 wherein said enclosure element is a hollow can having a rear wall overlying said first chip and having side walls extending downwardly to the vicinity of said chip carrier.
- 44. A packaged chip as claimed in claim 40 wherein said chip carrier is a sheet-like element having thickness in the vertical direction less than about 150 microns.
- 45. A packaged chip as claimed in claim 44 wherein said chip carrier includes a thermal conductor underlying at least a major portion of said rear surface of said passive element, said thermal conductor being in thermal communication with said first chip through said passive element, said thermal conductor being exposed at said bottom surface of said chip carrier.
- 46. A packaged chip as claimed in claim 45 wherein said thermal conductor and said terminals are adapted for surface mounting to a circuit board.
- 47. A packaged chip as claimed in claim 53 wherein said first chip is a radio frequency amplifier chip.
- 48. A packaged semiconductor chip assembly comprising:
(a) a first semiconductor chip incorporating one or more active components; (b) a passive chip incorporating one or more passive components selected from the group consisting of resistors and capacitors, at least some of said passive components in said second chip being electrically connected to said first chip; (c) a chip carrier having terminals thereon, said chips and said chip carrier being secured to said chip carrier, at least some of said terminals being connected to at least one of said chips; and (d) at least one inductor defined at least in part by features on said chip carrier, said at least one inductor being connected to at least one of said chips.
- 49. A packaged chip as claimed in claim 48 wherein said chip carrier is a generally planar element and said at least one inductor includes at least one spiral coil extending in the plane of said planar element.
- 50. A packaged chip as claimed in claim 48 wherein said chip carrier is a generally planar element and said at least one inductor includes one or more conductors defining a plurality of loops in planes transverse to the plane of said planar element.
- 51. A packaged chip as claimed in claim 48 wherein said at least one inductor includes one or more conductors, at least portions of said conductors extending between said chip carrier and one or more of said chips so that said conductors define a plurality of loops including said extending portions.
- 52. A packaged chip as claimed in claim 51 wherein at least some of said extending portions extend between said chip carrier and said passive chip.
- 53. A packaged chip as claimed in claim 52 wherein said first chip is disposed between said chip carrier and said passive chip.
- 54. A packaged chip as claimed in claim 48 wherein said chip carrier is a sheet-like element having top and bottom surfaces, and wherein said first chip and said passive chip are disposed side-by-side above the top surface of said chip carrier, said chip carrier having interconnecting traces thereon, said chips being electrically connected to one another by said interconnecting traces.
- 55. A packaged module comprising:
(a) a carrier having top and bottom surfaces and having terminals exposed at said bottom surface; (b) a first microelectronic unit mounted to said chip carrier and overlying a first region of said top surface; (c) a second microelectronic unit mounted to said carrier and overlying a second region of said chip carrier; (d) a metallic enclosure having top wall structure extending above said microelectronic units and side wall structure extending downwardly from said top wall structure to the vicinity of said carrier, said side wall structure including a medial wall extending to the vicinity of said carrier between said first and second regions and electromagnetically shielding said first and second microelectronic units from one another, said enclosure being in thermal communication with said microelectronic units.
- 56. A packaged module as claimed in claim 55 wherein said side wall structure includes one or more peripheral walls having bottom edges, said bottom edges of at least some of said peripheral walls being exposed at said bottom surface of said carrier.
- 57. A packaged module as claimed in claim 55 wherein said terminals are adapted for surface mounting.
- 58. A packaged module as claimed in claim 55 wherein said carrier extends generally in a plane, and wherein said enclosure has greater stiffness than said carrier in bending transverse to the plane of said carrier.
- 59. A packaged surface acoustic wave device comprising:
(a) a surface acoustic wave chip having an active surface with an acoustic transmission region, said chip being operative to transmit acoustic waves along said active surface within said acoustic transmission region; (b) a substrate including a dielectric layer, said substrate having oppositely-directed inner and outer surfaces and electrically conductive elements on said dielectric layer, said substrate having a hole extending at least partially through said substrate from said inner surface, said chip being mounted on said inner surface of said substrate with said acoustic transmission region of said chip aligned with said hole so that said active surface of said chip in said acoustic transmission region does not contact said substrate, said chip being attached to said first surface of said substrate around the periphery of said hole.
- 60. A packaged device as claimed in claim 59 wherein said chip has contacts and said electrically conductive elements on said substrate include terminals exposed at said outer surface, at least some of said terminals being connected to at least some of said contacts.
- 61. A packaged device as claimed in claim 60 wherein said contacts are disposed on said active surface of said chip outside of said acoustic transmission region.
- 62. A packaged device as claimed in claim 61 wherein said substrate has one or more apertures extending through said dielectric layer in alignment with said contacts, the device further comprising leads extending to said at least some of said contacts through said one or more apertures, said at least some terminals being connected to said at least some contacts by said leads.
- 63. A packaged device as claimed in claim 62 wherein said conductive elements on said substrate include a metallic ring on said inner surface surrounding said hole and wherein said active surface of said chip is bonded to said metallic ring.
- 64. A packaged device as claimed in claim 61 wherein said hole extends through said dielectric layer of said substrate, the conductive elements of said substrate including a metallic via element surrounding said hole at least at said second surface, the device further comprising solder masses on said terminals and on said via element.
- 65. A chip assembly comprising:
(a) a chip having a front surface with contacts thereon; (b) a generally planar substrate overlying said front surface, said substrate including a planar dielectric structure and a first inductor including one or more conductors extending in a spiral on said dielectric structure, said one or more conductors having leads formed integrally therewith, at least some of said leads extending from said substrate to at least some of said contacts on said chip.
- 66. A chip assembly as claimed in claim 65 wherein said substrate further includes a second inductor including one or more conductors extending in a spiral on said dielectric structure and second inductor leads formed integrally with the one or more conductors of said second inductor, said second inductor overlying said first inductor so that said first inductor is disposed between said second inductor and said chip, said second inductor leads being connected to said chip, one or more of said second inductor leads extending through the spiral first inductor between turns thereof.
- 67. A component for making a microelectronic assembly comprising a generally planar substrate including a dielectric layer having one or more bonding windows thereon and an inductor including one or more conductors extending in a spiral on said dielectric layer, said one or more conductors having leads formed integrally therewith, said leads extending into alignment with said one or more bonding windows.
- 68. A component for making a microelectronic assembly including:
(a) a substrate including a metallic layer including a ferromagnetic material, a first dielectric layer on one side of said metallic layer, a second dielectric layer on the opposite side of said metallic layer and a plurality of vias extending through said metallic layer and said first and second dielectric layers; (b) a plurality of first conductors on said first dielectric layer; and (c) a plurality of second conductors on said second dielectric layer, at least some of said first and second conductors being connected in series with one another to so as to form a solenoidal inductor including plurality of loops, each such loop including one said first conductor and one said second conductor, at least some of said loops surrounding at least a part of said ferromagnetic material so that the surrounded ferromagnetic material constitutes a ferromagnetic core for said solenoidal inductor.
- 69. A component as claimed in claim 68 wherein said substrate is flexible.
- 70. A component as claimed in claim 68 wherein said first and second dielectric layers are formed as coatings on said metallic layer.
- 71. A component as claimed in claim 68 further comprising connection elements for connecting said inductor to a semiconductor chip separate from said component.
- 72. A component for making a microelectronic assembly comprising:
(a) a substrate including a dielectric layer having first and second sides; (b) a plurality of first side conductors on said first side of said dielectric layer; (c) a plurality of second side conductors on said second side of said dielectric layer; (d) a plurality of first loop conductors, each said first loop conductor extending from one of said first side conductors to another one of said first side conductors and projecting away from said substrate on the first side of said dielectric layer so that said first wire loop conductors and said first side conductors cooperatively form a first solenoid; and (e) a plurality of second loop conductors, each said second loop conductor extending from one of said second side conductors to another one of said second side conductors, each said second loop conductor projecting away from said substrate on the first side of said dielectric layer so that said second loop conductor and said second side conductors cooperatively form a second solenoid surrounding said first solenoid.
- 73. A component for making a microelectronic assembly comprising:
(a) a substrate including a dielectric layer; and (b) a plurality of conductive elements arrayed on said substrate along a path, each such conductive element extending transverse to said path, said substrate having bond windows on opposite sides of said path, each said conductive element including a first lead portion aligned with one said bond window on one side of said path, a second lead portion aligned with another said bond window on the other side of said path and a trace portion extending between the first and second lead portions.
- 74. A microelectronic assembly comprising a component as claimed in claim 73 and a chip having a front face and a plurality of conductive units, each said conductive unit of said chip including a first contact exposed on said front face, a second contact exposed on said front face and a conductor extending between such first and second contacts, said substrate overlying said front face of said chip, said lead portions being connected to said contacts so as to form a solenoid including a plurality of turns connected in series and arrayed along said path, each turn including one said conductive element of said component and one said conductive unit of said chip.
- 75. A method of making a solenoid comprising the step of assembling a component as claimed in claim 73, to a chip having conductive units, each having first and second contacts, and bonding the lead portions of the conductive elements to the first contacts on the chip and the second lead portions to the second contacts on the chip so that the first and second lead portions of each conductive element are connected to different conductive units on the chip.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The present application claims benefit of U.S. Provisional Patent Application No. 60/315,408, filed Aug. 28, 2001, the disclosure of which is hereby incorporated by reference herein.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60315408 |
Aug 2001 |
US |