The present invention is related to microelectronic devices, stacked microelectronic devices, and methods for manufacturing such devices.
Microelectronic devices generally have a die (i.e., a chip) that includes integrated circuitry having a high density of very small components. In a typical process, a large number of dies are manufactured on a single wafer using many different processes that may be repeated at various stages (e.g., implanting, doping, photolithography, chemical vapor deposition, plasma vapor deposition, plating, planarizing, etching, etc.). The dies typically include an array of very small bond-pads electrically coupled to the integrated circuitry. The bond-pads are the external electrical contacts on the die through which the supply voltage, signals, etc., are transmitted to and from the integrated circuitry. The dies are then separated from one another (i.e., singulated) by dicing the wafer and backgrinding the individual dies. After the dies have been singulated, they are typically “packaged” to couple the bond-pads to a larger array of electrical terminals that can be more easily coupled to the various power supply lines, signal lines, and ground lines.
An individual die can be packaged by electrically coupling the bond-pads on the die to arrays of pins, ball-pads, or other types of electrical terminals, and then encapsulating the die to protect it from environmental factors (e.g., moisture, particulates, static electricity, and physical impact). In one application, the bond-pads are electrically connected to contacts on an interposer substrate that has an array of ball-pads.
Electronic products require packaged microelectronic devices to have an extremely high density of components in a very limited space. For example, the space available for memory devices, processors, displays, and other microelectronic components is quite limited in cell phones, PDAs, portable computers, and many other products. As such, there is a strong drive to reduce the surface area or “footprint” of the microelectronic device 10 on a printed circuit board. Reducing the size of the microelectronic device 10 is difficult because high performance microelectronic devices 10 generally have more bond-pads, which result in larger ball-grid arrays and thus larger footprints. One technique used to increase the density of microelectronic devices 10 within a given footprint is to stack one microelectronic device 10 on top of another.
A. Overview/Summary
The following disclosure describes several embodiments of microelectronic devices, stacked microelectronic devices, and methods for manufacturing such devices. One aspect of the invention is directed toward a stacked microelectronic device assembly including a first known good packaged microelectronic device and a second known good packaged microelectronic device coupled to the first device in a stacked configuration. The first device can include a first interposer substrate with a plurality of first interposer contacts and a first die carried by and electrically coupled to the first interposer contacts. The first device can also include a first casing having a first face at the first interposer substrate and a second face opposite the first face such that the first casing encapsulates the first die and at least a portion of the first interposer substrate. The first device can further include a plurality of first through-casing interconnects at least partially encapsulated in the first casing and in contact with corresponding first interposer contacts. The first interconnects extend from the first face to the second face.
The second device can include a second interposer substrate with a plurality of second interposer pads and a second die carried by and electrically coupled to the second interposer substrate. The second device can also include a second casing that encapsulates the second die and at least a portion of the second interposer substrate. The second interposer pads are electrically coupled to the exposed portions of the corresponding first interconnects at the second face of the first casing.
The first interconnects can have a number of different configurations. In one embodiment, for example, the first interconnects comprise a plurality of lead fingers attached to the first side of the first interposer substrate and projecting inwardly from a periphery of the first casing toward the first die. The lead fingers can be in contact with and electrically coupled to corresponding first interposer contacts. In another embodiment, the first interconnects comprise filaments attached to and projecting from the first interposer contacts. In still another embodiment, the first interconnects comprise a plurality of openings extending through the first casing and generally aligned with corresponding first interposer contacts. The individual openings can be at least partially filled with a conductive material (e.g., a solder material deposited into the openings using a reflow process). In some embodiments, the first interconnects are at least partially aligned with a periphery of the first casing such that at least a portion of each interconnect is accessible along the periphery of the first casing. In other embodiments, however, the first interconnects are inboard of the periphery of the first casing such that the first interconnects are not accessible along the periphery. In several embodiments, the second device can further include a plurality of second through-casing interconnects at least partially encapsulated in the second casing and in contact with corresponding second interposer contacts on the second interposer substrate. The second interconnects can include features generally similar to the first interconnects described above. In still further embodiments, one or more additional known good packaged microelectronic devices can be attached and electrically coupled to the second device in a stacked configuration.
Another aspect of the invention is directed toward methods for manufacturing microelectronic devices. One embodiment of such a method includes positioning a first known good packaged microelectronic device proximate to a second known good packaged microelectronic device. The first device can include a first interposer substrate, a first die electrically coupled to the first interposer substrate, and a plurality of electrically conductive interconnects electrically coupled to the interposer substrate. The first die, at least a portion of the first interposer substrate, and at least a portion of the first interconnects are encased in a first casing. The first interconnects have accessible terminals at a top portion of the first casing. The method also includes mounting the second device to the first device in a stacked configuration. The second device can include a second interposer substrate and a second die electrically coupled to the second interposer substrate. A second casing covers the second die and at least a portion of the second interposer substrate. The terminals of the first interconnects at the top portion of the first casing are electrically coupled to corresponding interposer pads of the second interposer substrate.
The terms “assembly” and “subassembly” are used throughout to include a variety of articles of manufacture, including, e.g., semiconductor wafers having active components, individual integrated circuit dies, packaged dies, and devices comprising two or more microfeature workpieces or components, e.g., a stacked die package. Many specific details of certain embodiments of the invention are set forth in the following description and in
B. Embodiments of Methods for Manufacturing Stacked Microelectronic Devices and Microelectronic Devices Formed Using Such Methods
The lead frame 120 is a self-supporting structure that generally includes a peripheral dam 122 and a plurality of lead fingers 124 projecting inwardly of the peripheral dam 122. The lead fingers 124 are spaced from one another by gaps 126 therebetween. The inner surfaces of the peripheral dam 122 and each of the lead fingers 124 together form an inner periphery 128 of an opening 129 in the lead frame 120. In this example, the opening 129 extends through the entire thickness of the lead frame 120. The lead frame 120 can be formed of a metal or another suitable conductive material. In some embodiments, the lead frame 120 can be a conductive material that is plated with a noble metal, such as gold, silver, or palladium, or the lead frame 120 can be a non-conductive material coated with a conductive material. A portion of each lead finger 124 contacts a corresponding contact 108 on the support member 102.
Although six lead fingers 124 are shown in the illustrated embodiment, the lead frame 120 can have a different number of lead fingers 124 based, at least in part, on the configuration of the microelectronic die that is to be electrically coupled to the lead frame 120. In still other embodiments, the lead fingers 124 can include more complex shapes instead of the fairly simple, block-shaped lead fingers 124 shown in the illustrated embodiment.
In one aspect of this embodiment, the peripheral dam 122 and each of the lead fingers 124 have generally the same height D1. As described in more detail below, the height D1 should be greater than the height of a microelectronic die to be positioned on the support member 102. In other embodiments, however, the height of the lead fingers 124 may be different than the height of the peripheral dam 122.
Referring next to
In other embodiments, the die 140 can have other features and/or the die can be attached and electrically coupled to the support member 102 using other arrangements, such as a flip-chip configuration (FCIP) or another suitable method. Furthermore, the order in which the lead frame 120 and die 140 are attached to the support member 102 can be varied. In the embodiment described above, the lead frame 120 is attached to the support member 102 before the die 140 is attached to the support member. In other embodiments, however, the die 140 can be attached to the support member 102 before the lead frame 120 is attached to the support member. In still further embodiments, the lead frame 120 and the die 140 may be simultaneously attached to the support member 102.
Referring next to
The encapsulant 160 can be deposited into the opening 129 using a suitable application process, such as conventional injection molding, film molding, or other suitable process. In several embodiments, the encapsulant 160 is delivered to the cavity 152 and is allowed to simply fill the cavity and cover the die 140 and wire-bonds 150. If any encapsulant 160 flows outwardly over the upper portion 130 of the lead fingers 124, the overburden of encapsulant material can be removed by grinding, polishing, or other suitable techniques. In other embodiments, however, the flow of encapsulant 160 can be limited by use of a molding element (not shown) having a substantially flat molding surface that lies substantially flush against the upper portion 130 of the lead fingers 124 to keep the encapsulant 160 from flowing over the lead frame 120.
As best seen in
Referring next to
One feature of the device 170 is that the upper portion 164 of the casing 162 is substantially coplanar with the upper portion 130 of the lead fingers 124. The device 170 is accordingly a mechanically stable structure wherein each of the lead fingers 124 defines an electrical pathway between the pads 110 at the second side 106 of the support member 102 and the upper portion 130 of corresponding lead fingers 124. As explained below, this feature can facilitate stacking of two or more devices 170. Another feature of the device 170 is that at least a portion of each lead finger 124 is accessible along a periphery of the casing 162. More specifically, each lead finger 124 includes a front surface 132 facing toward the die 140 and a back surface 134 opposite the front surface 132 and generally aligned with the periphery of the casing 162. One advantage of this feature is that the accessible back surface 134 of each lead finger 124 can provide additional contact points to facilitate testing of the device 170.
The upper device 170a is coupled to the lower device 170b by attaching and electrically coupling the pads 111a of the upper device 170a to corresponding lead fingers 124 on the lower device 170b. In the illustrated embodiment, the second side 106 of the upper device's support member 102 is in direct contact with the upper portion 164 of the lower device's casing 162. Accordingly, the stacked assembly 190 does not include a fill material between the upper and lower devices 170a and 170b. As mentioned previously, however, in other embodiments the upper portion 164 of the casing 162 may not be coplanar with the upper portion 130 of the lead fingers 124 and, accordingly, a fill material (not shown) may be deposited into a gap or cavity between the upper device 170a and the lower device 170b. The fill material (e.g., an epoxy resin or other suitable molding compound) can enhance the integrity of the stacked assembly 190 and protect the components of the upper device and the lower device from moisture, chemicals, and other contaminants. The fill material, however, is an optional component.
One advantage of the devices 170 formed using the methods described above with reference to
One feature of the stacked assembly 190 is that both the upper and lower devices 170a and 170b can be tested after packaging and before stacking to ensure that they function properly before being assembled together. Throughput of stacked assemblies 190 can accordingly be increased because defective devices can be detected and excluded from the stacked assemblies 190 formed using the methods described above and each assembly will generally include only known good devices. This increases the yield of the packaging processes described above and reduces the number of devices that malfunction and/or include defects.
Still another feature of the devices 170 described above with reference to
C. Additional Embodiments of Methods for Manufacturing Stacked Microelectronic Devices and Microelectronic Devices Formed Using Such Methods
The individual dies 220 include integrated circuitry 222 (shown schematically), a front or active side 224, a plurality of terminals 226 (e.g., bond-pads) arranged in an array at the active side 224 and electrically coupled to the integrated circuitry 222, and a back side 228 opposite the active side 224. The back sides 228 of the dies 220 are attached to the support member 202 with an adhesive 230, such as an adhesive film, epoxy, tape, paste, or other suitable material. A plurality of wire-bonds 232 or other types of connectors couple the terminals 226 on the dies 220 to corresponding contacts 208 on the support member 202. Although the illustrated dies 220 have the same structure, in other embodiments, the dies 220 may have different features to perform different functions. In further embodiments, the dies 220 may be attached and electrically coupled to the support member 202 using other arrangements, such as an FCIP configuration or another suitable method.
Referring to
Referring next to
Referring next to
In several embodiments, one or more individual devices 250 can be stacked together to form stacked microelectronic device assemblies.
In several embodiments, a fill material 264 can be deposited into the area between the upper device 250a and the lower device 250b and, if no additional devices are to be stacked on the upper device 250a, over the exposed electrical couplers 236a at the top portion 244 of the upper device 250a. The fill material 264 can enhance the integrity of the stacked assembly 290 and protect the components of the upper and lower devices 250a and 250b from moisture, chemicals, and other contaminants. In one embodiment, the fill material 264 can include a molding compound such as an epoxy resin. In other embodiments, the fill material 264 can include other suitable materials. Depositing the fill material 264 is an optional step that may not be included in some embodiments.
In other embodiments, additional microelectronic devices can be stacked onto the upper microelectronic device 250a by exposing the electrical couplers 236a at the top portion 244 of the upper device 250a, stacking one or more additional devices (not shown) onto the upper device 250a, and electrically coupling the additional devices to the electrical couplers 236a. In still further embodiments, the upper and lower devices 250a and 250b can be different devices. For example, the microelectronic dies 220 in the upper and lower devices 250a and 250b can be the same or different types of dies and/or the upper and lower devices 250a and 250b can include other features.
The individual microelectronic dies 430 can include a front or active side 432, a back side 434 opposite the active side 432, and integrated circuitry 436 (shown schematically). The back side 434 of the dies 430 can be attached to the first side 404 of the support member 402 with an adhesive (not shown). The dies 430 can also include a plurality of terminals 438 (e.g., bond-pads) arranged in an array at the active side 432 and electrically coupled to the integrated circuitry 436. In the illustrated embodiment, the terminals 438 are arranged adjacent a periphery of the dies 430 and used to electrically couple the dies 430 to the support member 402 using a chip-on-board (COB) configuration. More specifically, a plurality of wire-bonds 439 or other types of connectors extend between the terminals 438 and corresponding second contacts 409 on the support member 402. In other embodiments, the dies 430 can have other features and/or the dies can be attached and electrically coupled to the support member 402 using other arrangements, such as an FCIP configuration, a board-on-chip (BOC) configuration, or another suitable configuration.
Referring next to
One feature of the device 450 is that the interconnects 444 are at least partially exposed at a top portion 454 and a periphery portion 452 of the device 450. The exposed interconnects 444 accordingly define an electrical pathway between the first and second pads 410 and 411 at the second side 406 of the support member 402 and the top portion 454 of the device 450. As explained below, this feature can facilitate stacking of two or more devices 450.
In one embodiment, a plurality of extremely small alignment holes (not shown) can be formed completely through each device 450a-c before stacking the devices together. Either during or after stacking the devices 450 together, a laser beam or other suitable beam of light can be directed through the alignment holes in the stacked assembly 490 to ensure that the individual devices are properly aligned relative to each other so that the external electrical contacts on each device are in contact with appropriate contacts on the adjoining device(s). For example, if the beam passes completely through the stacked assembly, the alignment holes in each device are properly aligned. On the other hand, if the light does not pass completely through the stacked assembly, one or more of the devices are out of alignment. In other embodiments, other suitable methods can be used to align the individual devices 450 relative to each other in the stacked assembly 490.
The die 530 of the device 550 can include an active side 532 attached to the first side 404 of the support member 402, a back side 534 opposite the active side 532, and integrated circuitry 536 (shown schematically). The die 530 can also include a plurality of terminals 538 electrically coupled to the integrated circuitry 536 and attached to corresponding first contacts 508 at the first side 404 of the support member 402. The first contacts 508 can have a different arrangement on the support member 402 than the arrangement of first contacts 408 described previously. In other embodiments, the die 530 can include different features and/or can be attached to the support member 402 using a different arrangement.
The interconnects 544 extend through the casing 462 to corresponding second contacts 509 on the support member 402. The interconnects 544 can be formed using methods generally similar to those used to form the interconnects 444 described above. One particular aspect of the interconnects 544 in the illustrated embodiment is that the interconnects are arranged in laterally adjacent pairs (shown as a first interconnect 544a and a second interconnect 544b) about the die 530. One advantage of this feature is that it increases the number of signals that can be passed from the device 550 to an external device without substantially increasing the footprint of the device 550. In other embodiments, the interconnects 544 can have different arrangements about the die (e.g., single interconnects arranged inboard of the periphery of the device 550 or more than two interconnects arranged together).
The device 550 also includes a plurality of first pads 510 and a plurality of second pads 511 at the second side 406 of the support member 402. The first pads 510 are arranged in an array corresponding to a standard JEDEC pinout and the second pads 511 are arranged in a pattern generally corresponding to the arrangement of the second contacts 509 at the first side 404 of the support member 402 to facilitate stacking of two more devices 550. In several embodiments, a plurality of electrical couplers 566 (e.g., solder balls) can be attached to corresponding first pads 510.
The upper device 550a is coupled to the lower device 550b by attaching and electrically coupling the second pads 511 of the upper device 550a to corresponding interconnects 544 on the lower device 550b. In the illustrated embodiment, for example, the second side 406 of the upper device's support member 402 is in direct contact with the top portion of the lower device's casing. In other embodiments, however, a plurality of electrical couplers (not shown) may be used to couple the upper device's second pads 511 to corresponding interconnects 544 on the lower device 550b. In embodiments including electrical couplers, a filler material (not shown) may also be deposited into the resulting gap between the upper device 550a and the lower device 550b.
One feature of the stacked assemblies 190/290/490/590 described above with respect to
From the foregoing, it will be appreciated that specific embodiments of the invention have been described herein for purposes of illustration, but that various modifications may be made without deviating from the invention. For example, one or more additional microelectronic devices may be stacked on the devices in each of the embodiments described above to form stacked devices including a greater number of stacked units. Furthermore, one or more additional microelectronic dies may be stacked on the dies in each of the microelectronic devices described above to form individual microelectronic devices having more than one die. The microelectronic devices may also include a number of other different features and/or arrangements. Aspects of the invention described in the context of particular embodiments may be combined or eliminated in other embodiments. Further, although advantages associated with certain embodiments of the invention have been described in the context of those embodiments, other embodiments may also exhibit such advantages, and not all embodiments need necessarily exhibit such advantages to fall within the scope of the invention. Accordingly, the invention is not limited except as by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
200601271 | Feb 2006 | SG | national |
This application is a divisional of U.S. application Ser. No. 13/898,004 filed May 20, 2013, which is a divisional of U.S. application Ser. No. 12/689,624 filed Jan. 19, 2010, now U.S. Pat. No. 8,450,839, which is a continuation of U.S. application Ser. No. 11/414,864 filed May 1, 2006, now U.S. Pat. No. 7,671,459, which claims foreign priority benefits of Singapore Application No. 200601271-0 filed Feb. 28, 2006, now Singapore Patent No. 135074, each of which is incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
4012579 | Fox | Mar 1977 | A |
4862245 | Pashby et al. | Aug 1989 | A |
5107328 | Kinsman | Apr 1992 | A |
5128831 | Fox, III | Jul 1992 | A |
5138434 | Wood | Aug 1992 | A |
5140404 | Fogal et al. | Aug 1992 | A |
5252853 | Michii | Oct 1993 | A |
5252857 | Kane | Oct 1993 | A |
5304842 | Farnworth et al. | Apr 1994 | A |
5471369 | Honda et al. | Nov 1995 | A |
5475918 | Kubota et al. | Dec 1995 | A |
5518957 | Kim | May 1996 | A |
5536969 | Matsuoka | Jul 1996 | A |
5583371 | Hori | Dec 1996 | A |
5593927 | Farnworth | Jan 1997 | A |
5663593 | Mostafazadeh et al. | Sep 1997 | A |
5665651 | Asada et al. | Sep 1997 | A |
5677566 | King | Oct 1997 | A |
5696033 | Kinsman | Dec 1997 | A |
5715593 | Kimura | Feb 1998 | A |
5726493 | Yamashita et al. | Mar 1998 | A |
5729049 | Corisis et al. | Mar 1998 | A |
5739585 | Akram et al. | Apr 1998 | A |
5744827 | Jeong et al. | Apr 1998 | A |
D394844 | Farnworth | Jun 1998 | S |
5815000 | Farnworth et al. | Sep 1998 | A |
D402638 | Farnworth | Dec 1998 | S |
5847455 | Manteghi | Dec 1998 | A |
5851845 | Wood | Dec 1998 | A |
5866939 | Shin et al. | Feb 1999 | A |
5866953 | Akram et al. | Feb 1999 | A |
5879965 | Jiang | Mar 1999 | A |
5883426 | Tokuno | Mar 1999 | A |
5891753 | Akram | Apr 1999 | A |
5891797 | Farrar | Apr 1999 | A |
5893726 | Farnworth et al. | Apr 1999 | A |
5898224 | Akram | Apr 1999 | A |
5933713 | Farnworth | Aug 1999 | A |
5938956 | Hembree | Aug 1999 | A |
5946553 | Wood | Aug 1999 | A |
5956236 | Corisis et al. | Sep 1999 | A |
5958100 | Farnworth et al. | Sep 1999 | A |
5973393 | Chia et al. | Oct 1999 | A |
5973396 | Farnworth | Oct 1999 | A |
5986209 | Tandy | Nov 1999 | A |
5989941 | Wensel | Nov 1999 | A |
5990566 | Farnworth | Nov 1999 | A |
5994784 | Ahmad | Nov 1999 | A |
RE36469 | Wood | Dec 1999 | E |
6008070 | Farnworth | Dec 1999 | A |
6020624 | Wood | Feb 2000 | A |
6020629 | Farnworth | Feb 2000 | A |
6025728 | Hembree et al. | Feb 2000 | A |
6028356 | Kimura | Feb 2000 | A |
6028365 | Akram | Feb 2000 | A |
6046496 | Corisis | Apr 2000 | A |
6048744 | Corisis | Apr 2000 | A |
6048755 | Jiang et al. | Apr 2000 | A |
6049125 | Brooks et al. | Apr 2000 | A |
6051878 | Akram | Apr 2000 | A |
6051887 | Hubbard | Apr 2000 | A |
6060778 | Jeong et al. | May 2000 | A |
6066514 | King | May 2000 | A |
6072233 | Corisis | Jun 2000 | A |
6072236 | Akram | Jun 2000 | A |
6075284 | Choi et al. | Jun 2000 | A |
6075288 | Akram | Jun 2000 | A |
6089920 | Farnworth | Jul 2000 | A |
6094058 | Hembree et al. | Jul 2000 | A |
6097087 | Farnworth | Aug 2000 | A |
6101100 | Londa | Aug 2000 | A |
6103547 | Corisis | Aug 2000 | A |
6107122 | Wood | Aug 2000 | A |
6107680 | Hodges | Aug 2000 | A |
6117382 | Thummel | Sep 2000 | A |
6117710 | Mostafazadeh et al. | Sep 2000 | A |
6124634 | Akram | Sep 2000 | A |
6133068 | Kinsman | Oct 2000 | A |
6137162 | Park et al. | Oct 2000 | A |
6148509 | Schoenfeld | Nov 2000 | A |
6150710 | Corisis | Nov 2000 | A |
6150717 | Wood | Nov 2000 | A |
6153924 | Kinsman | Nov 2000 | A |
6159764 | Kinsman | Dec 2000 | A |
6172419 | Kinsman | Jan 2001 | B1 |
6175149 | Akram | Jan 2001 | B1 |
6184465 | Corisis | Feb 2001 | B1 |
6198172 | King | Mar 2001 | B1 |
6208020 | Minamio et al. | Mar 2001 | B1 |
6208519 | Jiang et al. | Mar 2001 | B1 |
6210992 | Tandy et al. | Apr 2001 | B1 |
6212767 | Tandy | Apr 2001 | B1 |
6215175 | Kinsman | Apr 2001 | B1 |
6215177 | Corisis et al. | Apr 2001 | B1 |
6225689 | Moden | May 2001 | B1 |
6228548 | King | May 2001 | B1 |
6228687 | Akram | May 2001 | B1 |
6229202 | Corisis | May 2001 | B1 |
6232229 | Reinberg | May 2001 | B1 |
6235554 | Akram | May 2001 | B1 |
6246108 | Corisis | Jun 2001 | B1 |
6246110 | Kinsman | Jun 2001 | B1 |
6258623 | Moden | Jul 2001 | B1 |
6258624 | Corisis | Jul 2001 | B1 |
6259153 | Corisis | Jul 2001 | B1 |
6261865 | Akram | Jul 2001 | B1 |
6265660 | Tandy | Jul 2001 | B1 |
6277671 | Tripard | Aug 2001 | B1 |
6277704 | Reinberg | Aug 2001 | B1 |
6281577 | Oppermann | Aug 2001 | B1 |
6284571 | Corisis | Sep 2001 | B1 |
6291894 | Farnworth | Sep 2001 | B1 |
6294839 | Mess | Sep 2001 | B1 |
6297543 | Hong et al. | Oct 2001 | B1 |
6297547 | Akram | Oct 2001 | B1 |
6303469 | Larson et al. | Oct 2001 | B1 |
6303981 | Moden | Oct 2001 | B1 |
6303985 | Larson | Oct 2001 | B1 |
6310390 | Moden | Oct 2001 | B1 |
6314639 | Corisis | Nov 2001 | B1 |
6316285 | Jiang et al. | Nov 2001 | B1 |
6326242 | Brooks et al. | Dec 2001 | B1 |
6326244 | Brooks et al. | Dec 2001 | B1 |
6326687 | Corisis | Dec 2001 | B1 |
6326697 | Farnworth | Dec 2001 | B1 |
6326698 | Akram | Dec 2001 | B1 |
6329220 | Bolken et al. | Dec 2001 | B1 |
6329705 | Ahmad | Dec 2001 | B1 |
6331221 | Cobbley | Dec 2001 | B1 |
6331448 | Ahmad | Dec 2001 | B1 |
6331453 | Bolken et al. | Dec 2001 | B1 |
6332766 | Thummel | Dec 2001 | B1 |
6337510 | Chun-Jen et al. | Jan 2002 | B1 |
6339254 | Venkateshwaran et al. | Jan 2002 | B1 |
6344976 | Schoenfeld | Feb 2002 | B1 |
6359342 | Yuan | Mar 2002 | B1 |
6403398 | Ohuchi et al. | Jun 2002 | B2 |
6429528 | King | Aug 2002 | B1 |
6451624 | Farnworth et al. | Sep 2002 | B1 |
6498393 | Fujimoto et al. | Dec 2002 | B2 |
6501184 | Shin et al. | Dec 2002 | B1 |
6516516 | Lee | Feb 2003 | B1 |
6518659 | Glenn | Feb 2003 | B1 |
6548376 | Jiang | Apr 2003 | B2 |
6548757 | Russell | Apr 2003 | B1 |
6552910 | Moon | Apr 2003 | B1 |
6560117 | Moon | May 2003 | B2 |
6576494 | Farnworth | Jun 2003 | B1 |
6607937 | Corisis | Aug 2003 | B1 |
6630729 | Huang | Oct 2003 | B2 |
6642610 | Park et al. | Nov 2003 | B2 |
6740964 | Sasaki | May 2004 | B2 |
6778406 | Eldridge | Aug 2004 | B2 |
6825568 | Hung | Nov 2004 | B2 |
6876066 | Fee | Apr 2005 | B2 |
6943450 | Fee | Sep 2005 | B2 |
6951982 | Chye | Oct 2005 | B2 |
6979895 | Akram | Dec 2005 | B2 |
7185426 | Hiner | Mar 2007 | B1 |
7462861 | Slater, Jr. | Dec 2008 | B2 |
20010030370 | Khandros | Oct 2001 | A1 |
20020027273 | Huang | Mar 2002 | A1 |
20020127771 | Akram | Sep 2002 | A1 |
20030001285 | Shin | Jan 2003 | A1 |
20030102546 | Lee | Jun 2003 | A1 |
20030104653 | Farnworth | Jun 2003 | A1 |
20040026773 | Koon | Feb 2004 | A1 |
20040113270 | Hedler | Jun 2004 | A1 |
20040214373 | Jiang | Oct 2004 | A1 |
20040262734 | Yoo | Dec 2004 | A1 |
20050019484 | Arfsten | Jan 2005 | A1 |
20050026327 | Hall | Feb 2005 | A1 |
20050046000 | Seng | Mar 2005 | A1 |
20050141199 | Chiou | Jun 2005 | A1 |
20050194674 | Thomas | Sep 2005 | A1 |
20050224928 | Hinkle | Oct 2005 | A1 |
20050253247 | Imoto | Nov 2005 | A1 |
20060019484 | Chen | Jan 2006 | A1 |
20060097377 | Youn | May 2006 | A1 |
20070148822 | Haba | Jun 2007 | A1 |
20070181989 | Corisis | Aug 2007 | A1 |
20100117212 | Corisis | May 2010 | A1 |
20130252354 | Corisis | Sep 2013 | A1 |
Number | Date | Country |
---|---|---|
2003529921 | Oct 2003 | JP |
2004031650 | Jan 2004 | JP |
2004047702 | Feb 2004 | JP |
2005317861 | Nov 2005 | JP |
20010064907 | Jul 2001 | KR |
20020002498 | Jan 2002 | KR |
20050059621 | Jun 2005 | KR |
0068996 | Nov 2000 | WO |
2005022591 | Mar 2005 | WO |
Entry |
---|
Amkor Technology: Products: Leadframe: MicroLeadFrame (MLF), Aug. 1, 2001, 5 pages, <http://www.amkor.com/Products/all—products/MLF.cfm>. |
Application Notes for Surface Mount Assembly of Amkor's MicroLeadFrame (MLF) Packages, Amkor Technology, Mar. 2001, 14 pages. |
Automotive/Thermal Enhanced Power Products, Amkor Technology, Aug. 2000, 16 pages. |
Carson, John C., Advances in Chip Level Packaging, Irvine Sensors Corporation, Costa Mesa, California, 36 pages, retrieved from the Internet on Jul. 17, 2003, <http://www.ece.jhu.edu/faculty/andreou/495/2002/LectureNotes/PackagingAdvancedpdf.pdf>. |
International Search Report and Written Opinion for PCT/US2007/062981, mailed Dec. 3, 2007. |
Intersil, L56.8×8 56 Lead Quad Flat No-Lead Plastic Package, 1 page, Dec. 2002, <http://www.intersil.com/data/pk/L56.8×8.pdf>. |
Ishino, Toshiaki, Silicone Adhesive Tape, Nitto Technical Report, vol. 38, No. 2, pp. 49-50, Dec. 2000, <http://www.nitto.com/rd/2000—2/15ishinoe.qxp.pdf>. |
Kuhnlein, Gerd, “A design and manufacturing solution for high reliable non-leaded CSP's like QFN,” 2000 Electronics Packaging Technology Conference, pp. 169-175. |
Office Action (translation) issued Jul. 13, 2010 in Korea Patent Application No. 10-2008-7023595, 4 pages. |
Office Action issued Mar. 22, 2011 in Japan Application No. 2008-557488, 5 pages. |
Office Action issued Oct. 18, 2011 in Japan Application No. 2008-557488, 4 pages. |
RF Wireless Fact Sheet, Amkor Technology, 1 page, Feb. 2000. |
Search Report and Written Opinion for Singapore Application No. 200601271-0, 12 pages, Sep. 5, 2007. |
Siliconware Precision Industries Ltd., TSOP 1 (Thin Small Outline Package type1), 2 pages, retrieved from the Internet on Jun. 26, 2003, <http://www.spil.com.tw/tsopi.html>. |
Tech Connect, QFN Leadframes, ASM Pacific Technology Ltd., pp. 10-14. |
Number | Date | Country | |
---|---|---|---|
20160358831 A1 | Dec 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13898004 | May 2013 | US |
Child | 15144699 | US | |
Parent | 12689624 | Jan 2010 | US |
Child | 13898004 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11414864 | May 2006 | US |
Child | 12689624 | US |