Claims
- 1. A method for manufacturing a semiconductor chip, comprising the steps of:(a) placing a first semiconductor chip formed with a first electrode on a first surface such that said first surface is directed upward; (b) imaging said first surface from above to determine a position of said first electrode; (c) positioning, above said first semiconductor chip, a second semiconductor chip formed with a second electrode on a second surface such that said surface is directed downward; (d) imaging a back surface of said second semiconductor chip to determine a position of said second electrode; and (e) mounting said second semiconductor chip on said first semiconductor chip such that said first electrode and said electrode are connected to each other, wherein said step (d) includes the steps of (d-1) imaging from above said back surface, (d-2) recognizing at least part of contour of said second semiconductor chip, and (d-3) determining a position of said second electrode based on a result of a recognition at said step (d-2).
- 2. A method for manufacturing a semiconductor chip according to claim 1, wherein said at least part of said contour is a corner of said contour.
- 3. A method for manufacturing a semiconductor chip comprising the steps of:(a) placing a first semiconductor chip formed with a first electrode on a first surface such that said first surface is directed upward; (b) imaging said first surface from above to determine a position of said first electrode; (c) positioning, above said first semiconductor chip, a second semiconductor chip formed with a second electrode on a second surface and formed with a mark on a back surface such that said second surface is directed downward; (d) imaging said back surface of said second semiconductor chip to determine a position of said second electrode; and (e) mounting said second semiconductor chip on said first semiconductor chip such that said first electrode and said second electrode are connected to each other, wherein the step (d) includes the steps of (d-1) imaging from above said back surface, (d-2) recognizing said mark, and (d-3) determining a position of said second electrode based on said mark recognized.
- 4. A method for manufacturing a semiconductor chip, comprising the steps of:(a) placing a first semiconductor chip formed with a first electrode on a first surface such that said first surface is directed upward; (b) imaging said first surface from above to determine a position of said first electrode; (c) positioning, above said first semiconductor chip, a second semiconductor chip formed with a second electrode on a second surface such that said second surface is directed downward; (d) imaging said second surface of said second semiconductor chip to determine a position of said second electrode; and (e) mounting said second semiconductor chip on said first semiconductor chip such that said first electrode and said second electrode are connected to each other, wherein the step (d) includes the steps of (d-1) placing a mirror downward of said second semiconductor chip, (d-2) imaging said second surface through said mirror, and (d-3) determining a position of said second electrode based on a result of the imaging at the step (d-2).
- 5. A method for manufacturing a semiconductor chip, comprising the steps of:(a) placing a first semiconductor chip formed on a first surface with a first electrode having one of a convex portion and a concave portion such that said first surface is directed upward; (b) imaging said first surface from above to determine a position of said first electrode; (c) positioning, above said first semiconductor chip, a second semiconductor chip formed on a second surface with a second electrode having another of said convex portion and said concave portion such that said surface is directed downward; (d) imaging one of said second surface and a back surface of said second semiconductor chip to determine a position of said second electrode; and (e) mounting said second semiconductor chip on said first semiconductor chip such that said convex portion fits said concave portion.
- 6. A method for manufacturing a semiconductor chip according to claim 5, further comprising the step of (f) forming an inner wall of said concave portion into a tapered form.
- 7. A method for manufacturing a semiconductor chip, comprising the steps of:(a) placing a first semiconductor chip formed with a first electrode on a first surface such that said first surface is directed upward; (b) imaging said first surface to determine a position of said first electrode; (c) positioning, above said first semiconductor chip, a second semiconductor chip formed with a second electrode on a second surface such that said second surface is directed downward; (d) imaging one of said first surface and a back surface of said second semiconductor chip to determine a position of said second electrode; and (e) mounting said second semiconductor chip on said first semiconductor chip such that said first electrode and said second electrode are connected with each other, wherein the imaging at each of the steps (b) and (d) is performed from only one direction using only one camera.
Priority Claims (13)
Number |
Date |
Country |
Kind |
9-011639 |
Jan 1997 |
JP |
|
9-020217 |
Feb 1997 |
JP |
|
9-043683 |
Feb 1997 |
JP |
|
9-057368 |
Mar 1997 |
JP |
|
9-058906 |
Mar 1997 |
JP |
|
9-068539 |
Mar 1997 |
JP |
|
9-145095 |
Jun 1997 |
JP |
|
9-159912 |
Jun 1997 |
JP |
|
9-195560 |
Jul 1997 |
JP |
|
9-331597 |
Dec 1997 |
JP |
|
9-331598 |
Dec 1997 |
JP |
|
9-331599 |
Dec 1997 |
JP |
|
9-331601 |
Dec 1997 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a divisional application of U.S. application Ser. No. 09/155,134, filed on Sep. 18, 1998 now U.S. Pat. No. 6,133,637 which is a 371 of PCT/JP 98/00281 filed Jan. 22, 1998.
US Referenced Citations (7)
Number |
Name |
Date |
Kind |
4620215 |
Lee |
Oct 1986 |
A |
4764804 |
Sahara et al. |
Aug 1988 |
A |
5108950 |
Wakabayashi et al. |
Apr 1992 |
A |
5148266 |
Khandros et al. |
Sep 1992 |
A |
5376825 |
Tukamoto et al. |
Dec 1994 |
A |
5523628 |
Williams et al. |
Jun 1996 |
A |
5864178 |
Yamada et al. |
Jan 1999 |
A |
Foreign Referenced Citations (2)
Number |
Date |
Country |
0782191 |
Jul 1997 |
EP |
10308410 |
Nov 1998 |
JP |