Claims
- 1. An integrating method, comprising:
bonding a first surface of a semiconductor device having a first substrate with an exposed peripheral side surface to an element having a second substrate with a second surface; removing a portion of said first substrate to expose a third surface of said first semiconductor device; and connecting said first semiconductor device and said element by forming a connection extending over said third surface, said peripheral side surface and said second surface.
- 2. A method as recited in claim 1, wherein:
said first semiconductor device has a smaller area than an area of said element.
- 3. A method as recited in claim 2, wherein said interconnecting comprises:
disposing a first contact region in said third surface; disposing a second contact region in a region of said second surface outside of a portion of said second surface covered by said first semiconductor device; and forming said connection between said first and second contact regions.
- 4. A method as recited in claim 1, wherein said interconnecting comprises:
exposing a first contact region in said third surface; exposing a second contact region in said second surface; and forming said connection between said first and second contact regions.
- 5. A method as recited in claim 1, wherein:
said removing comprises exposing in said third surface a first contact structure in said first device; and said method comprises connecting said first contact structure to said element.
- 6. A method as recited in claim 5, comprising:
exposing a second contact structure in said element; and connecting said first contact structure to said second contact structure.
- 7. A method as recited in claim 1, comprising:
removing substantially all of said first substrate.
- 8. A method as recited in claim 1, comprising
forming a planarizing material over said second surface; exposing a first contact structure in said first device; forming a via in said material to expose a second contact structure in said element; and forming said connection between said first and second contact structures through said via.
- 9. A method as recited in claim 1, comprising:
removing substantially all of said substrate to form a layer of semiconductor elements disposed in a non-conductive layer, wherein said connecting step comprises connecting at least one of said semiconductor elements to said element.
- 10. A method as recited in claim 9, comprising:
exposing a first contact structure in one of said semiconductor elements; exposing a second contact structure in said element; and said connecting step comprises connecting said first contact structure and said second contact structure.
- 11. A method as recited in claim 9, comprising:
forming a planarizing material over said second surface; exposing a first contact structure in one of said semiconductor elements; forming a via in said material to expose a second contact structure in said element; and forming said connection between said first and second contact structures through said via.
- 12. A method as recited in claim 9, comprising:
forming said connection in contact with said peripheral side surface.
- 13. A method as recited in claim 1, comprising:
removing said substrate after said bonding step.
- 14. A method as recited in claim 1, comprising:
forming said connection in contact with said peripheral side surface.
- 15. A method as recited in claim 1, comprising:
forming an insulative material on said peripheral side surface; and forming said connection on said insulative material formed on said peripheral side surface.
- 16. A method as recited in claim 1, comprising:
forming an insulative layer over said first semiconductor device and said element; forming said connection over said insulative layer.
- 17. A method as recited in claim 1, comprising:
forming an insulative layer over said first semiconductor device and said element; forming holes in said insulative layer to expose a first contact structure in said device and a second contact structure in said element; and forming said connection in contact with said first and second contact structures.
- 18. A method as recited in claim 1, comprising:
forming a planarizing material over said device and said element; forming first holes in said planarizing material to expose a first contact structure in said device and a second contact structure in said element; forming an insulative layer over said planarixing material; forming second holes in said insulative layer to expose said first and second contact structures; and forming said connection in contact with said first and second contact structures.
- 19. A method of integrating semiconductor devices, comprising:
bonding a first surface of a first semiconductor device, having a first substrate with a plurality of first semiconductor elements formed in a first insulative material and an exposed peripheral side surface of said first insulative material, to a second surface of a second semiconductor device; removing said first substrate; exposing a first contact structure in one of said first semiconductor elements; exposing a second contact structure in said second device; and connecting said first contact structure and second contact structure by forming a connection extending over said peripheral side surface.
- 20. A method as recited in claim 19, wherein:
said first semiconductor device has a smaller area than an area of said second semiconductor device.
- 21. A method as recited in claim 19, wherein said interconnecting comprises:
disposing said second contact structure in a region outside of a portion of said second surface covered by said first semiconductor device.
- 22. A method as recited in claim 19, wherein:
said removing comprises exposing said first contact structure.
- 23. A method as recited in claim 19, comprising
forming an insulative material over said second surface; forming a via in said second insulative material to expose said second contact structure; connecting said first and second contact structures through said via.
- 24. A method as recited in claim 19, comprising:
connecting said first and second contact structures by forming a conductive material in contact with said peripheral side surface.
- 25. A method as recited in claim 19, comprising:
removing said substrate after said bonding step.
- 26. A method as recited in claim 19, comprising:
forming an insulative material on said peripheral side surface; and connecting said first and second contact structures by forming a connection on said second insulative material formed on said peripheral side surface.
- 27. A method as recited in claim 19, comprising:
forming an insulative layer over said first and second semiconductor devices; forming said connection over said insulative layer.
- 28. A method as recited in claim 19, comprising:
forming an insulative layer over said first and second semiconductor devices forming holes in said insulative layer to expose said first and second contact structures; and forming said connection in contact with said first and second contact structures.
- 29. A method as recited in claim 19, comprising:
forming a planarizing material over said device and said element; forming first holes in said planarizing material to expose said first and second contact structures; forming an insulative layer over said planarixing material; forming second holes in said insulative layer to expose said first and second contact structures; and forming said connection in contact with said first and second contact structures.
- 30. A bonded structure, comprising:
a semiconductor device having first and second opposing surfaces and a peripheral side surface; an element having third and fourth opposing surfaces; said first surface of said first semiconductor device bonded to said third surface of said element; a first contact region of said first semiconductor device disposed in said second surface; a second contact region of said second semiconductor device disposed in said third surface; and a connection between said first and second contact regions extending over said second surface and said peripheral side surface.
- 31. A structure as recited in claim 30, wherein:
said first semiconductor device has a smaller area than an area of said element.
- 32. A structure as recited in claim 30, comprising:
said second contact region being disposed in a region of said third surface outside of a portion of said third surface covered by said first semiconductor device.
- 33. A structure as recited in claim 30, wherein said first semiconductor device comprises a plurality of semiconductor elements separate from a substrate.
- 34. A structure as recited in claim 30, comprising:
said connection formed in contact with said peripheral side surface.
- 35. A structure as recited in claim 30, comprising:
an insulative material formed on said peripheral side surface; a hole formed in said material exposing said second contact region; and a portion of said connection formed in said hole.
- 36. A structure as recited in claim 30, wherein said first semiconductor device comprises a plurality of first semiconductor elements disposed in an insulating material.
- 37. A structure as recited in claim 30, wherein said insulating material comprises said peripheral side surface.
- 38. A structure as recited in claim 30, comprising:
said connection formed in contact with said peripheral side surface.
- 39. A structure as recited in claim 30, comprising:
an insulative material formed on said peripheral side surface; a hole formed in said material exposing said second contact structure; and a portion of said connection formed in said hole.
- 40. A structure as recited in claim 30, wherein:
one of said first semiconductor devices comprises a first contact structure formed in said first contact region; and said connection is formed in contact with said first contact structure.
- 41. A structure as recited in claim 30, wherein:
said element comprises a plurality of second semiconductor elements; one of said second semiconductor devices comprises a second contact structure formed in said second contact region; and said connection is formed in contact with said second contact structure.
- 42. A structure as recited in claim 38, comprising:
a insulative material formed over said element; one of said second semiconductor devices comprises a second contact structure formed in said second contact region; and said connection is formed in contact with said first and second contact structures.
- 43. A method as recited in claim 30, comprising:
forming a first insulative layer over said first semiconductor device and said element; a first contact hole formed in said first insulative layer exposing said first contact region; and a second contact hole formed in said first insulative layer exposing said second contact region.
- 44. A structure as recited in claim 30, comprising:
forming a first insulative layer over said first semiconductor device and said element; a first hole formed in said first insulative layer over first contact region; and a second hole formed in said first insulative layer over said second contact region; a second insulative layer formed in said first and second holes; a third hole formed in said second insulative layer exposing said first contact region; and a fourth hole formed in said second insulative layer exposing said second contact region.
- 45. A structure as recited in claim 30, comprising:
said device comprising a thinned substrate; and a contact hole formed through said substrate to expose said first contact region.
- 46. A structure as recited in claim 42, comprising:
an insulative layer formed in said contact hole and insulating said connection from said substrate.
- 47. A structure as recited in claim 30, comprising:
an insulative layer formed over said first semiconductor device and said element; and holes formed in said insulative layer to expose said first contact region and said second contact region.
- 48. A structure as recited in claim 30, comprising:
a planarizing material formed over said device and said element; first holes formed in said planarizing material to expose said first and second contact regions; an insulative layer formed over said planarizing material; second holes formed in said insulative layer to expose said first and second contact regions.
Parent Case Info
[0001] This application is a continuation of application Ser. No. 09/532,886, filed on Mar. 22, 2000 and of application Ser. No. 09/410,054, filed on Oct. 1, 1999.
Continuations (2)
|
Number |
Date |
Country |
Parent |
09410054 |
Oct 1999 |
US |
Child |
10011432 |
Dec 2001 |
US |
Parent |
09532886 |
Mar 2000 |
US |
Child |
09410054 |
Oct 1999 |
US |